SLUSDF8E June 2019 – July 2024
PRODUCTION DATA
The device powers internal bias circuits from the higher voltage of VBUS and BAT. When VVBUS rises above VVBUS_UVLOZ or VBAT rises above VBAT_UVLOZ, the sleep comparator, battery depletion comparator, and BATFET driver are active. The I2C interface is ready for communication and all registers are reset to default values. The host can access all registers after POR.