SLUUCY8 December 2023 BQ77307
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
SSA | SSB | SAA | SAB | XCHG | XDSG | SHUTV | RSVD0 |
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
CHECK | CHECK | RSVD0 | RSVD0 | RSVD0 | INITCOMP | CDTOGGLE | POR |
Description: Latched signal used to assert the ALERT pin. Write a bit high to clear the latched bit.
Bit | Field | Description |
---|---|---|
15 | SSA | This bit is latched when a bit in Safety Status A() is set, and the bit is included in the mask. The bit is cleared when written with a "1". A bit set here causes the ALERT pin to be asserted low.
0 = Flag is not set 1 = Flag is set |
14 | SSB | This bit is latched when a bit in Safety Status B() is set, and the bit is included in the mask. The bit is cleared when written with a "1". A bit set here causes the ALERT pin to be asserted low.
0 = Flag is not set 1 = Flag is set |
13 | SAA | This bit is latched when a bit in Safety Alert A() is set, and the bit is included in the mask. The bit is cleared when written with a "1". A bit set here causes the ALERT pin to be asserted low.
0 = Flag is not set 1 = Flag is set |
12 | SAB | This bit is latched when a bit in Safety Alert B() is set, and the bit is included in the mask. The bit is cleared when written with a "1". A bit set here causes the ALERT pin to be asserted low.
0 = Flag is not set 1 = Flag is set |
11 | XCHG | This bit is latched when the CHG driver is disabled, and the bit is included in the mask. The bit is cleared when written with a "1". A bit set here causes the ALERT pin to be asserted low.
0 = Flag is not set 1 = Flag is set |
10 | XDSG | This bit is latched when the DSG driver is disabled, and the bit is included in the mask. The bit is cleared when written with a "1". A bit set here causes the ALERT pin to be asserted low.
0 = Flag is not set 1 = Flag is set |
9 | SHUTV | This bit is latched when either a cell voltage has been detected below Shutdown Cell Voltage, or the stack voltage has been detected below Shutdown Stack Voltage. The bit is cleared when written with a "1". A bit set here causes the ALERT pin to be
asserted low.
0 = Flag is not set 1 = Flag is set |
7 | CHECK | This bit is latched when the device completes a CHECK interval while in NORMAL mode, and the bit is included in the mask. The bit is cleared when written with a "1". A bit set here causes the ALERT pin to be asserted low.
0 = Flag is not set 1 = Flag is set |
6 | CHECK | This bit is latched when the device completes a CHECK interval while in NORMAL mode, and the bit is included in the mask. The bit is cleared when written with a "1". A bit set here causes the ALERT pin to be asserted low.
0 = Flag is not set 1 = Flag is set |
2 | INITCOMP | This bit is latched when the device first powers up or exits CONFIG_UPDATE mode, loads settings, and completes first evaluation of conditions related to enabled protections, and the bit is included in the mask. The bit is cleared when written with a
"1". A bit set here causes the ALERT pin to be asserted low.
0 = Flag is not set 1 = Flag is set |
1 | CDTOGGLE | This bit is latched when the debounced CHG Detector signal is different from the last debounced value. 0 = Flag is not set 1 = Flag is set |
0 | POR | This bit is latched when the POR bit in Battery Status is asserted. 0 = Flag is not set 1 = Flag is set |