SLUUCY8 December 2023 BQ77307
Class | Subclass | Name | Type | Min | Max | Default | Unit |
---|---|---|---|---|---|---|---|
Settings | Protection | Cell Open Wire Check Time | H1 | 0x10 | 0x1F | 0x10 | Hex |
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RSVD0 | RSVD0 | RSVD0 | RSVD1 | COWEN | COWTIME_2 | COWTIME_1 | COWTIME_0 |
Description: This register sets the timing for the cell open wire checks. Note that if [COWTIME2:0] is set to 0x7 while Voltage CHECK Time = 250 ms, then the actual CHECK interval is extended approximately 50%.
Bit | Field | Default | Description |
---|---|---|---|
3 | COWEN | 0 | Enable cell open wire checks. 0 = Cell open wire checks are disabled. 1 = Cell open wire checks are enabled. |
2–0 | COWTIME_2–COWTIME_0 | 0 | In order to detect a broken connection between a cell in the stack and the PCB, the device
periodically enables a current from each enabled cell input to
VSS. 0 = Current sources are activated once every 8 CHECK intervals. 1 = Current sources are activated once every 4 CHECK intervals. 2 = Current sources are activated once every 2 CHECK intervals. 3 = Current sources are activated once every CHECK interval. 4 = Current sources are activated twice every CHECK interval. 5 = Current sources are activated 4 times every CHECK interval. 6 = Current sources are activated 8 times every CHECK interval. 7 = Current sources are activated 16 times every CHECK interval. |