1 |
VBAT_SAFING |
PWR |
Battery (supply) input for monitoring (VMON) and BG2 functions (must be reverse protected), should be connected to VBATP |
2 |
VCP |
PWR |
Charge-pump output voltage |
3 |
CP1 |
PWR |
Charge-pump external capacitor, high-voltage side |
4 |
CP2 |
PWR |
Charge-pump external capacitor, low-voltage side |
5 |
PGND |
GND |
Ground (power) |
6 |
NRES |
O |
Cold reset output signal for the microcontroller (MCU) (active-low, internal pullup, open drain output) |
7 |
DIAG_OUT |
O |
Diagnostic output pin for diagnostic MUX. Internal analog (AMUX) and digital (DMUX) signal connection to MCU ADC and digital IO |
8 |
NCS |
I |
SPI chip select (active-low, internal pullup) |
9 |
SDI |
I |
SPI serial data IN (internal pulldown) |
10 |
SDO |
O |
SPI serial data OUT |
11 |
SCLK |
I |
SPI clock (internal pull down) |
12 |
RSTEXT |
I |
Configuration pin to set reset extension time through a resistor to GND |
13 |
ERROR/WDI |
I |
Error input signal from the MCU while using the MCU ESM (with the watchdog in Q&A Mode), trigger input for the watchdog in trigger mode (MCU ESM not used). This pin is edge triggered. |
14 |
CANWU |
I |
Wake-up input from CAN transceiver, other transceiver or other source. Wake-up request latched with CANWU_L. (internal pulldown) |
15 |
VSFB1 |
I |
Feedback input reference for sensor supply regulator (VSOUT1) |
16 |
VSIN |
PWR |
Input supply voltage for the sensor-supply regulator (VSOUT1) |
17 |
VSOUT1 |
PWR |
Output voltage for the VSOUT1 sensor-supply regulator |
18 |
VTRACK1 |
I |
Tracking input reference for sensor-supply regulator (VSOUT1) (internal pulldown) |
19 |
GND |
GND |
Ground (analog) |
23 |
GND |
GND |
Ground (analog) |
20 |
VDD5 |
PWR |
VDD5 regulator output voltage |
21 |
VDD3/5 |
PWR |
VDD3/5 regulator output voltage |
22 |
VDDIO |
PWR |
I/O supply input for pins to and from the MCU |
24 |
VDD1_SENSE |
I |
Reference input for VDD1 regulator (feedback) and input for UV/OV monitoring of VDD1 regulator |
25 |
PGND |
GND |
Ground (power) |
26 |
VDD1_G |
O |
Gate drive of external FET for VDD1 regulator |
27 |
VDD6 |
PWR |
VDD6 switch mode regulator feedback input and supply input for integrated VDD5 and VDD3/5 regulators |
28 |
SDN6 |
PWR |
Switching node for VDD6 switch mode regulator |
29 |
VBATP |
PWR |
Battery (supply) voltage (must be reverse protected), main power supply input for device |
30 |
IGN |
I |
Wake-up input from ignition (key) or other source (internal pulldown) |
31 |
SEL_VDD3/5 |
I |
Input selects voltage level for VDD3/5 regulator (SEL_VDD3/5 pin open: 3.3-V regulation from VDD3/5; SEL_VDD3/5 pin to GND: 5-V regulation from VDD3/5) |
32 |
ENDRV |
O |
Enable output signal for peripherals (for example, motor-driver IC), safing path output (internal pullup, open drain output) |
— |
Thermal pad |
— |
Place thermal vias to large ground plane and connect to GND and PGND pins. |