SLVSEO0A
August 2021 – May 2022
PRODUCTION DATA
1
Features
2
Applications
3
Description
4
Revision History
5
Device Comparison
6
Pin Configuration and Functions
7
Specifications
7.1
Absolute Maximum Ratings
7.2
ESD Ratings
7.3
Recommended Operating Conditions
7.4
Thermal Information
7.5
Electrical Characteristics: DC Specifications
7.6
Electrical Characteristics: Power Consumption
7.7
Electrical Characteristics: AC Specifications (Dual-Channel Mode)
7.8
Electrical Characteristics: AC Specifications (Single-Channel Mode)
7.9
Timing Requirements
7.10
Switching Characteristics
7.11
Typical Characteristics
8
Detailed Description
8.1
Overview
8.2
Functional Block Diagram
8.3
Feature Description
8.3.1
Analog Inputs
8.3.1.1
Analog Input Protection
8.3.1.2
Full-Scale Voltage (VFS) Adjustment
8.3.1.3
Analog Input Offset Adjust
8.3.2
ADC Core
8.3.2.1
ADC Theory of Operation
8.3.2.2
ADC Core Calibration
8.3.2.3
Analog Reference Voltage
8.3.2.4
ADC Overrange Detection
8.3.2.5
Code Error Rate (CER)
8.3.3
Temperature Monitoring Diode
8.3.4
Timestamp
8.3.5
Clocking
8.3.5.1
Noiseless Aperture Delay Adjustment (tAD Adjust)
8.3.5.2
Aperture Delay Ramp Control (TAD_RAMP)
8.3.5.3
SYSREF Capture for Multi-Device Synchronization and Deterministic Latency
8.3.5.3.1
SYSREF Position Detector and Sampling Position Selection (SYSREF Windowing)
8.3.5.3.2
Automatic SYSREF Calibration
8.3.6
Programmable FIR Filter (PFIR)
8.3.6.1
Dual Channel Equalization
8.3.6.2
Single Channel Equalization
8.3.6.3
Time Varying Filter
8.3.7
Digital Down Converters (DDC)
8.3.7.1
Rounding and Saturation
8.3.7.2
Numerically-Controlled Oscillator and Complex Mixer
8.3.7.2.1
NCO Fast Frequency Hopping (FFH)
8.3.7.2.2
NCO Selection
8.3.7.2.3
Basic NCO Frequency Setting Mode
8.3.7.2.4
Rational NCO Frequency Setting Mode
8.3.7.2.5
NCO Phase Offset Setting
8.3.7.2.6
NCO Phase Synchronization
8.3.7.3
Decimation Filters
8.3.7.4
Output Data Format
8.3.7.5
Decimation Settings
8.3.7.5.1
Decimation Factor
8.3.7.5.2
DDC Gain Boost
8.3.8
JESD204C Interface
8.3.8.1
Transport Layer
8.3.8.2
Scrambler
8.3.8.3
Link Layer
8.3.8.4
8B/10B Link Layer
8.3.8.4.1
Data Encoding (8B/10B)
8.3.8.4.2
Multiframes and the Local Multiframe Clock (LMFC)
8.3.8.4.3
Code Group Synchronization (CGS)
8.3.8.4.4
Initial Lane Alignment Sequence (ILAS)
8.3.8.4.5
Frame and Multiframe Monitoring
8.3.8.5
64B/66B Link Layer
8.3.8.5.1
64B/66B Encoding
8.3.8.5.2
Multiblocks, Extended Multiblocks and the Local Extended Multiblock Clock (LEMC)
8.3.8.5.3
Block, Multiblock and Extended Multiblock Alignment using Sync Header
8.3.8.5.3.1
Cyclic Redundancy Check (CRC) Mode
8.3.8.5.3.2
Forward Error Correction (FEC) Mode
8.3.8.5.4
Initial Lane Alignment
8.3.8.5.5
Block, Multiblock and Extended Multiblock Alignment Monitoring
8.3.8.6
Physical Layer
8.3.8.7
SerDes Pre-Emphasis
8.3.8.8
JESD204C Enable
8.3.8.9
Multi-Device Synchronization and Deterministic Latency
8.3.8.10
Operation in Subclass 0 Systems
8.3.9
Alarm Monitoring
8.3.9.1
NCO Upset Detection
8.3.9.2
Clock Upset Detection
8.3.9.3
FIFO Upset Detection
8.4
Device Functional Modes
8.4.1
Dual-Channel Mode
8.4.2
Single-Channel Mode (DES Mode)
8.4.3
Dual-Input Single-Channel Mode (DUAL DES Mode)
8.4.4
JESD204C Modes
8.4.4.1
JESD204C Operating Modes Table
8.4.4.2
JESD204C Modes continued
8.4.4.3
JESD204C Transport Layer Data Formats
8.4.4.4
64B/66B Sync Header Stream Configuration
8.4.4.5
Dual DDC and Redundant Data Mode
8.4.5
Power-Down Modes
8.4.6
Test Modes
8.4.6.1
Serializer Test-Mode Details
8.4.6.2
PRBS Test Modes
8.4.6.3
Clock Pattern Mode
8.4.6.4
Ramp Test Mode
8.4.6.5
Short and Long Transport Test Mode
8.4.6.5.1
Short Transport Test Pattern
8.4.6.5.2
Long Transport Test Pattern
8.4.6.6
D21.5 Test Mode
8.4.6.7
K28.5 Test Mode
8.4.6.8
Repeated ILA Test Mode
8.4.6.9
Modified RPAT Test Mode
8.4.7
Calibration Modes and Trimming
8.4.7.1
Foreground Calibration Mode
8.4.7.2
Background Calibration Mode
8.4.7.3
Low-Power Background Calibration (LPBG) Mode
8.4.8
Offset Calibration
8.4.9
Trimming
8.5
Programming
8.5.1
Using the Serial Interface
8.5.1.1
SCS
8.5.1.2
SCLK
8.5.1.3
SDI
8.5.1.4
SDO
8.5.1.5
Streaming Mode
8.6
SPI Register Map
9
Application Information Disclaimer
9.1
Application Information
9.2
Typical Applications
9.2.1
Wideband RF Sampling Receiver
9.2.1.1
Design Requirements
9.2.1.1.1
Input Signal Path
9.2.1.1.2
Clocking
9.2.1.2
Detailed Design Procedure
9.2.1.2.1
Calculating Values of AC-Coupling Capacitors
9.2.1.3
Application Curves
9.3
Initialization Set Up
10
Power Supply Recommendations
10.1
Power Sequencing
11
Layout
11.1
Layout Guidelines
11.2
Layout Example
12
Device and Documentation Support
12.1
Device Support
12.1.1
Development Support
12.1.1.1
142
12.2
Documentation Support
12.2.1
Related Documentation
12.3
Receiving Notification of Documentation Updates
12.4
Support Resources
12.5
Trademarks
12.6
Electrostatic Discharge Caution
12.7
Glossary
13
Mechanical, Packaging, and Orderable Information
12.2
Documentation Support