SLVUCX1 September 2024 TPS548B23
The multifunction configuration pins (CFG1-5) allow the device to be configured for various operating modes. The CFG1-2 pins set the device switching frequency, overcurrent threshold, soft start time, and either hiccup or latch-up fault recovery operation, while the CFG3-5 pins provide selectability for internal or external feedback as well as FCCM or PFM operation.
When the device is configured for internal feedback operation with the CFG 3-5 pins (see Table 2-3), the switching frequency and current limit are programmed by tying the CFG1-2 pins either high (VCC), low (GND) or left floating based on Table 2-1.
JP3 (CFG1) | JP4 (CFG2) | SWITCHING FREQUENCY (fSW) (kHz) | Valley OCP (A) |
---|---|---|---|
VCC | VCC | 600 | 21 |
VCC(1) | GND(1) | 800 | 21 |
VCC | Float | 1200 | 21 |
GND | VCC | 600 | 18 |
GND | GND | 800 | 18 |
GND | Float | 1200 | 18 |
Float | VCC | 600 | 15 |
Float | GND | 800 | 15 |
Float | Float | 1200 | 15 |
When the device is configured for external feedback operation with the CFG 3-5 pins, the switching frequency, fault recovery mode, overcurrent threshold, and soft start time are programmed by connecting resistors between the CFG1-2 pins and AGND (see Table 2-3). The switching frequency, fault recovery mode, and soft start time are programmed by connecting a resistor (R6) between the CFG1 pin and AGND based on Table 2-2.
R6 (CFG1 PIN RESISTANCE TO AGND)(kΩ) | SWITCHING FREQUENCY (fSW) (kHz) | FAULT RECOVERY MODE | SOFT START TIME (ms) |
---|---|---|---|
0 (GND) | 600 | Hiccup | 1 |
4.99 | 800 | Hiccup | 1 |
7.50 | 1000 | Hiccup | 1 |
10.5 | 1200 | Hiccup | 1 |
13.3 | 600 | Latch Off | 1 |
16.9 | 800 | Latch Off | 1 |
21.0 | 1000 | Latch Off | 1 |
24.9 | 1200 | Latch Off | 1 |
30.1 | 600 | Hiccup | 2 |
35.7 | 800 | Hiccup | 2 |
42.2 | 1000 | Hiccup | 2 |
48.7 | 1200 | Hiccup | 2 |
56.2 | 600 | Latch Off | 2 |
64.9 | 800 | Latch Off | 2 |
75.0 | 1000 | Latch Off | 2 |
86.6 | 1200 | Latch Off | 2 |
102 | 600 | Hiccup | 3 |
118 | 800 | Hiccup | 3 |
137 | 1000 | Hiccup | 3 |
158 | 1200 | Hiccup | 3 |
182 | 600 | Latch Off | 3 |
210 | 800 | Latch Off | 3 |
243 | 1000 | Latch Off | 3 |
≥280 (Float) | 1200 | Latch Off | 3 |
The valley overcurrent protection is programmed with a resistor (R7) between CFG2 and AGND based on Equation 1:
where
To protect the device from an unexpected connection to the ILIM pin, an internal fixed OCL clamp is implemented. This internal OCL clamp limits the maximum valley current on the low-side MOSFET to 21A when the ILIM pin has too small of a resistance to AGND, or is accidentally shorted to ground.
The CFG3-5 pins select the device output voltage configuration as well as FCCM or PFM operation based on Table 2-3.
JP5 (CFG3) | JP6 (CFG4) | JP7 (CFG5) | VFB Config | VOUT(V) | FSW Mode | |
---|---|---|---|---|---|---|
VCC | VCC | VCC | internal | 5.0 | FCCM | |
VCC | GND | VCC | internal | 3.3 | FCCM | |
VCC | Float | VCC | internal | 2.5 | FCCM | |
VCC | VCC | GND | internal | 1.8 | FCCM | |
VCC | GND | GND | internal | 1.5 | FCCM | |
VCC | Float | GND | internal | 1.2 | FCCM | |
VCC | VCC | Float | internal | 1.1 | FCCM | |
VCC | GND | Float | internal | 1.05 | FCCM | |
VCC(1) | Float(1) | Float(1) | internal | 1.0 | FCCM | |
GND | VCC | VCC | internal | 0.95 | FCCM | |
GND | GND | VCC | internal | 0.9 | FCCM | |
GND | Float | VCC | internal | 0.85 | FCCM | |
GND | VCC | GND | internal | 0.8 | FCCM | |
GND | GND | GND | external | 0.5 | FCCM | |
GND | Float | GND | internal | 5.0 | PFM | |
GND | VCC | Float | internal | 3.3 | PFM | |
GND | GND | Float | internal | 2.5 | PFM | |
GND | Float | Float | internal | 1.8 | PFM | |
Float | VCC | VCC | internal | 1.5 | PFM | |
Float | GND | VCC | internal | 1.2 | PFM | |
Float | Float | VCC | internal | 1.1 | PFM | |
Float | VCC | GND | internal | 1.0 | PFM | |
Float | GND | GND | internal | 0.95 | PFM | |
Float | Float | GND | internal | 0.9 | PFM | |
Float | VCC | Float | internal | 0.85 | PFM | |
Float | GND | Float | internal | 0.8 | PFM | |
Float | Float | Float | external | 0.5 | PFM |