SLVUD04 August 2024 TPSM83102
The CONTROL2 register is shown in Table 3-4.
Return to Section 3.4.
This register identifies the die revision of the device.
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
7 | FPWM | R/W | 0b0 | Force PWM operation 0 : DISABLE, 1 : ENABLE |
6 | FAST_RAMP_EN | R/W | 0b1 | Device can start-up faster then VOUT ramp 0 : DISABLE, 1 : ENABLE |
5:4 | EN_DISCH_VOUT[1:0] | R/W | 0b00 | Enable of BUBO Vout Discharge 00 : DISABLE 01 : SLOW (34mA) 10 : MEDIUM (67mA) 11 : FAST (100mA) |
3 | CL_RAMP_MIN | R/W | 0b0 | Define the minimum current limit during the soft start ramp 0 : Low (500mA) 1 : High (2x Low) |
2:0 | TD_RAMP[2:0] | R/W | 0b101 | Defines the ramp time for the Vo soft start ramp 000: 0.256ms 001: 0.512ms 010: 1.024ms 011: 1.920ms 100: 3.584ms 101: 7.552ms 110: 9.600ms 111: 24.320ms |