9.7.2.7 SDCLKoutY_POL, SDCLKoutY_FMT, DCLKoutX_POL, DCLKoutX_FMT
These registers configure the output polarity, and format.
Table 25. Registers 0x107, 0x10F, 0x117, 0x11F, 0x127, 0x12F, 0x137
BIT |
NAME |
POR DEFAULT |
DESCRIPTION |
7 |
SDCLKoutY_POL |
0 |
Sets the polarity of clock on SDCLKoutY when device clock output is selected with SDCLKoutY_MUX.
0: Normal
1: Inverted |
6:4 |
SDCLKoutY_FMT |
0 |
Sets the output format of the SYSREF clocks |
Field Value |
Output Format |
0 (0x00) |
Powerdown |
1 (0x01) |
LVDS |
2 (0x02) |
HSDS 6 mA |
3 (0x03) |
HSDS 8 mA |
4 (0x04) |
HSDS 10 mA |
5 (0x05) |
LVPECL 1600 mV |
6 (0x06) |
LVPECL 2000 mV |
7 (0x07) |
LCPECL |
3 |
DCLKoutX_POL |
0 |
Sets the polarity of the device clocks from the DCLKoutX outputs
0: Normal
1: Inverted |
2:0 |
DCLKoutX_FMT |
LMK04821: 0
LMK04826/
LMK04828:
X = 0 → 0
X = 2 → 0
X = 4 → 1
X = 6 → 1
X = 8 → 1
X = 10 → 1
X = 12 → 0 |
Sets the output format of the device clocks. |
Field Value |
Output Format |
0 (0x00) |
Powerdown |
1 (0x01) |
LVDS |
2 (0x02) |
HSDS 6 mA |
3 (0x03) |
HSDS 8 mA |
4 (0x04) |
HSDS 10 mA |
5 (0x05) |
LVPECL 1600 mV |
6 (0x06) |
LVPECL 2000 mV |
7 (0x07) |
LCPECL |