SNLS416D June 2012 – January 2015 DS90UB927Q-Q1
PRODUCTION DATA.
MIN | MAX | UNIT | ||
---|---|---|---|---|
Supply Voltage – VDD33 | −0.3 | 4.0 | V | |
Supply Voltage – VDDIO | −0.3 | 4.0 | V | |
LVCMOS I/O Voltage | −0.3 | VDDIO + 0.3 | V | |
Serializer Output Voltage | −0.3 | 2.75 | V | |
Junction Temperature | 150 | °C | ||
Storage Temperature, Tstg | −65 | 150 | °C |
VALUE | UNIT | |||||
---|---|---|---|---|---|---|
V(ESD) | Electrostatic discharge | Human body model (HBM), per AEC Q100-002(1) | ±8000 | V | ||
Charged device model (CDM), per AEC Q100-011 | ±1250 | |||||
Machine model (MM) | ±250 | |||||
(IEC 61000-4-2, powered-up only) RD = 330 Ω, CS = 150 pF |
Air Discharge (Pin 16 and 17) |
±15000 | ||||
Contact Discharge (Pin 16 and 17) |
±8000 | |||||
(ISO 10605) RD = 330 Ω, CS = 150 pF/330 pF RD = 2 kΩ, CS = 150 pF/330 pF |
Air Discharge (Pin 16 and 17) |
±15000 | ||||
Contact Discharge (Pin 16 and 17) |
±8000 |
MIN | NOM | MAX | UNIT | ||
---|---|---|---|---|---|
Supply Voltage (VDD33) | 3.0 | 3.3 | 3.6 | V | |
LVCMOS Supply Voltage (VDDIO)(2) | Connect VDDIO to 3.3 V and use 3.3-V IOs | 3.0 | 3.3 | 3.6 | V |
Connect VDDIO to 1.8 V and use 1.8-V IOs | 1.71 | 1.8 | 1.89 | ||
Operating Free Air Temperature (TA) | −40 | +25 | +105 | °C | |
PCLK Frequency | 5 | 85 | MHz | ||
Supply Noise(1) | 100 | mVP-P |
THERMAL METRIC(1) | DS90UB927Q-Q1 | UNIT | |
---|---|---|---|
RTA (WQFN) | |||
40 PINS | |||
RθJA | Junction-to-ambient thermal resistance | 29.0 | °C/W |
RθJC(top) | Junction-to-case (top) thermal resistance | 14.4 | |
RθJB | Junction-to-board thermal resistance | 5.1 | |
ψJT | Junction-to-top characterization parameter | 0.2 | |
ψJB | Junction-to-board characterization parameter | 5.1 | |
RθJC(bot) | Junction-to-case (bottom) thermal resistance | 1.4 |
PARAMETER | TEST CONDITIONS | PIN / FREQ | MIN | NOM | MAX | UNIT | ||
---|---|---|---|---|---|---|---|---|
LVCMOS I/O | ||||||||
VIH | High Level Input Voltage | VDDIO = 3.0 V to 3.6 V(4) | PDB | 2.0 | VDDIO | V | ||
VIL | Low Level Input Voltage | VDDIO = 3.0 V to 3.6 V(4) | GND | 0.8 | V | |||
IIN | Input Current | VIN = 0 V or VDDIO = 3.0 V to 3.6 V(4) | −15 | ±1 | +15 | μA | ||
VIH | High Level Input Voltage | VDDIO = 3.0 V to 3.6 V | GPIO[1:0] I2S_CLK I2S_WC I2S_D[A,B,C,D] LFMODE MAPSEL BKWD REPEAT |
2.0 | VDDIO | V | ||
VDDIO = 1.71 V to 1.89 V | 0.65*VDDIO | VDDIO | V | |||||
VIL | Low Level Input Voltage | VDDIO = 3.0 V to 3.6 V | GND | 0.8 | V | |||
VDDIO = 1.71 V to 1.89 V | GND | 0.35* VDDIO |
V | |||||
IIN | Input Current | VIN = 0 V or VDDIO | VDDIO = 3.0 V to 3.6 V | −15 | ±1 | +15 | μA | |
VDDIO = 1.71 V to 1.89 V | −15 | ±1 | +15 | μA | ||||
VOH | High Level Output Voltage | IOH = −4 mA | VDDIO = 3.0 V to 3.6 V | GPIO[3:0], GPO_REG[8:5] | 2.4 | VDDIO | V | |
VDDIO = 1.71 V to 1.89 V | VDDIO - 0.45 | VDDIO | V | |||||
VOL | Low Level Output Voltage | IOL = +4 mA | VDDIO = 3.0 V to 3.6 V | GND | 0.4 | V | ||
VDDIO = 1.71 V to 1.89 V | GND | 0.45 | V | |||||
IOS | Output Short Circuit Current | VOUT = 0 V | −55 | mA | ||||
IOZ | Tri-state Output Current | VOUT = 0 V or VDDIO, PDB = L | −15 | +15 | μA | |||
FPD-LINK LVDS RECEIVER | ||||||||
VTH | Threshold High Voltage | VCM = 1.2 V | RxCLKIN± RxIN[3:0]± |
+100 | mV | |||
VTL | Threshold Low Voltage | −100 | mV | |||||
|VID| | Differential Input Voltage Swing | 200 | 600 | mV | ||||
VCM | Common Mode Voltage | 0 | 1.2 | 2.4 | V | |||
IIN | Input Current | −10 | +10 | μA | ||||
FPD-LINK III CML DRIVER | ||||||||
VODp-p | Differential Output Voltage (DOUT+) – (DOUT-) |
RL = 100 Ω (Figure 1) | DOUT± | 800 | 1000 | 1200 | mVp-p | |
ΔVOD | Output Voltage Unbalance | 1 | 50 | mV | ||||
VOS | Offset Voltage – Single-ended | RL = 100 Ω (Figure 1) | 2.5-0.25* VODp-p (TYP) |
V | ||||
ΔVOS | Offset Voltage Unbalance Single-ended |
1 | 50 | mV | ||||
IOS | Output Short Circuit Current | DOUT+/- = 0 V, PDB = L or H(5) | −30 | mA | ||||
RT | Internal Termination Resistance - Differential | 80 | 100 | 120 | Ω | |||
SUPPLY CURRENT | ||||||||
IDD1 | Supply Current RL = 100 Ω, PCLK = 85 MHz |
Checkerboard Pattern (Figure 8) | VDD33= 3.6 V | 135 | 160 | mA | ||
IDDIO1 | VDDIO = 3.6 V | 100 | 500 | μA | ||||
VDDIO = 1.89 V | 200 | 600 | μA | |||||
IDD2 | Random Pattern PRBS7 |
VDD33= 3.6 V | 133 | mA | ||||
IDDIO2 | VDDIO = 3.6 V | 100 | μA | |||||
VDDIO = 1.89 V | 100 | μA | ||||||
IDDS | Supply Current – Remote Auto Power Down | reg_0x01[7]=1, Back channel Idle | VDD33 = 3.6 V | 1.2 | 2.4 | mA | ||
IDDIOS | VDDIO = 3.6 V | 4 | 30 | μA | ||||
VDDIO = 1.89 V | 5 | 30 | μA | |||||
IDDZ | Supply Current – Power Down | PDB = 0 V, All other LVCMOS inputs = 0 V | VDD33 = 3.6 V | 1 | 2.2 | mA | ||
IDDIOZ | VDDIO = 3.6 V | 8 | 20 | μA | ||||
VDDIO = 1.89 V | 4 | 20 | μA |
PARAMETER | TEST CONDITIONS | PIN / FREQ | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|---|
FPD-LINK LVDS INPUT | |||||||
tRSP | Receiver Strobe Position | See Figure 4 | RxCLKIN±, RXIN[3:0]± | 0.25 | 0.5 | 0.75 | UI |
AC ELECTRICAL CHARACTERISTICS - FPD-LINK III CML IO | |||||||
tLHT | CML Output Low-to-High Transition Time | See Figure 3 | DOUT+, DOUT- | 100 | 140 | ps | |
tHLT | CML Output High-to-Low Transition Time | 100 | 140 | ps | |||
tPLD | Serializer PLL Lock Time |
See Figure 5(10) | PCLK = 5MHz to 85MHz |
5 | ms | ||
tSD | Delay — Latency | See Figure 6 | 146*T | ns | |||
tTJIT | Output Total Jitter, Bit Error Rate ≤1E-9 Figure 7(5)(4)(8)(9)(6) |
Checkerboard Pattern PCLK=5 MHz, Figure 8 |
RxCLKIN± | 0.17 | 0.2 | UI | |
Checkerboard Pattern PCLK=85 MHz, Figure 8 |
0.26 | 0.29 | UI | ||||
tIJIT | Input Jitter Tolerance, Bit Error Rate ≤1E-9(4)(7) | f/40 < Jitter Freq < f/20, DES = DS90UB926Q-Q1 |
RxCLKIN±, f = 78 MHz |
0.6 | UI | ||
f/40 < Jitter Freq < f/20, DES = DS90UB928Q-Q1 |
0.5 | UI | |||||
AC ELECTRICAL CHARACTERISTICS - I2S RECEIVER | |||||||
TI2S | I2S Clock Period (5)(11) |
RxCLKIN± f=5 MHz to 85 MHz | I2S_CLK, PCLK = 5 MHz to 85 MHz |
>4/PCLK or >77 |
ns | ||
THC | I2S Clock High Time (11) |
I2S_CLK | 0.35 | TI2S | |||
TLC | I2S Clock Low Time (11) |
I2S_CLK | 0.35 | TI2S | |||
tsr | I2S Set-up Time |
I2S_WC I2S_D[A,B,C,D] |
0.2 | TI2S | |||
thtr | I2S Hold Time |
I2S_WC I2S_D[A,B,C,D] |
0.2 | TI2S | |||
AC ELECTRICAL CHARACTERISTICS - OTHER I/O | |||||||
tGPIO,FC | GPIO Pulse Width, Forward Channel | GPIO[3:0], PCLK = 5 MHz to 85 MHz |
>2/PCLK | s | |||
tGPIO,BC | GPIO Pulse Width, Back Channel | GPIO[3:0] | 20 | µs | |||
DC AND AC SERIAL CONTROL BUS CHARACTERISTICS | |||||||
tR | SDA RiseTime – READ | SDA, RPU = 10 kΩ, Cb ≤ 400 pF, Figure 9 | 430 | ns | |||
tF | SDA Fall Time – READ | 20 | ns |
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
VIH | Input High Level | SDA and SCL | 0.7*VDDIO | VDD33 | V | |
VIL | Input Low Level Voltage | SDA and SCL | GND | 0.3*VDD33 | V | |
VHY | Input Hysteresis | >50 | mV | |||
VOL | SDA or SCL, IOL = 1.25 mA | 0 | 0.36 | V | ||
Iin | SDA or SCL, Vin = VDDIO or GND | -10 | +10 | µA | ||
Cin | Input Capacitance | SDA or SCL | <5 | pF |
MIN | NOM | MAX | UNIT | |||
---|---|---|---|---|---|---|
fSCL | SCL Clock Frequency | Standard Mode | 0 | 100 | kHz | |
Fast Mode | 0 | 400 | ||||
tLOW | SCL Low Period | Standard Mode | 4.7 | µs | ||
Fast Mode | 1.3 | |||||
tHIGH | SCL High Period | Standard Mode | 4.0 | µs | ||
Fast Mode | 0.6 | |||||
tHD;STA | Hold time for a start or a repeated start condition (Figure 9) | Standard Mode | 4.0 | µs | ||
Fast Mode | 0.6 | |||||
tSU:STA | Set Up time for a start or a repeated start condition (Figure 9) | Standard Mode | 4.7 | µs | ||
Fast Mode | 0.6 | |||||
tHD;DAT | Data Hold Time (Figure 9) |
Standard Mode | 0 | 3.45 | µs | |
Fast Mode | 0 | 0.9 | ||||
tSU;DAT | Data Set Up Time (Figure 9) |
Standard Mode | 250 | ns | ||
Fast Mode | 100 | |||||
tSU;STO | Set Up Time for STOP Condition (Figure 9) |
Standard Mode | 4.0 | µs | ||
Fast Mode | 0.6 | |||||
tBUF | Bus Free Time Between STOP and START (Figure 9) |
Standard Mode | 4.7 | µs | ||
Fast Mode | 1.3 | |||||
tr | SCL & SDA Rise Time, (Figure 9) | Standard Mode | 1000 | ns | ||
Fast Mode | 300 | |||||
tf | SCL & SDA Fall Time, (Figure 9) |
Standard Mode | 300 | ns | ||
Fast mode | 300 |
MIN | TYP | MAX | UNIT | ||
---|---|---|---|---|---|
tSU;DAT | Set Up Time – READ (Figure 9) | 560 | ns | ||
tHD;DAT | Hold Up Time – READ (Figure 9) | 615 | ns | ||
tSP | Input Filter | 50 | ns |