SPRAD06B March 2022 – November 2024 AM620-Q1 , AM623 , AM625 , AM625-Q1
Skew within the Byte signal net class directly reduces the setup and hold margin for the DQ and DM nets. Thus as with the ADDR_CTRL signal net class and associated CK0 clock net class, this skew must be controlled. Per-bit deskew capability within the PHY substantially loosens the skew tolerance requirements. The skew budgets in Table 3-7 include total delay from SoC die pad to DRAM pin. (i.e. delay of SOC package + PCB). Package delays are provided in Appendix: AM62x ALW and AMC Package Delays. The designer is free to length match using smaller tolerance than the values shown in the table. The routed PCB track has a delay proportional to its length. Thus, the length skew must be managed through matching the lengths of the routed tracks within a defined group of signals. The only way to practically match lengths on a PCB is to lengthen the shorter traces. Consider Z-axis delays (VIAs) with accurate stackup information during analysis.
Table 3-7 contains the routing specifications for the Byte0 and Byte1 routing groups. Each signal net class and its associated clock net class is routed and matched independently.
Number | Parameter | MIN | TYP | MAX | UNIT |
---|---|---|---|---|---|
LP4_DRS1 | Propagation delay of net class DQSx (RSD1) | 450(1) | ps | ||
LP4_DRS2 | Propagation delay of net class BYTEx (RSD2) | 450(1) | ps | ||
LP4_DRS3 | Difference in
propagation delays of CK0 pair and each DQS pair. (RSAC1 - RSD1) (2) |
0(3)(4) | 3(3)(4) | tCK | |
LP4_DRS4 | Skew within net class
DQSx. Skew of DDR0_DQSx and DDR0_DQSx_n (RSD1) |
1.5(4)(6) | ps | ||
LP4_DRS5 | Skew across DQSx and
BYTEx net classes. (Skew of RSD1 and RSD2) (7) |
150(3)(4) | ps | ||
LP4_DRS6 | Difference in
propagation delays of shortest DQ/DM bit in BYTEx and respective
DQSx. (RSD2 - RSD1)(8) |
-49(3)(4)(5) | ps | ||
LP4_DRS7 | Vias Per Trace | 2(1) | vias | ||
LP4_DRS8 | VIA Stub Length | 40 | Mils | ||
LP4_DRS9 | Via Count Difference | 0(9) | vias | ||
LP4_DRS10 | RSD1 center-to-center spacing (between different clock net classes) | 5w(10) | |||
LP4_DRS11 | RSD1 center-to-center spacing (within clock net class)(11) | See note below | |||
LP4_DRS12 | RSD2 center-to-center spacing (between different signal net classes/bytes) | 5w(10) | |||
LP4_DRS13 | RSD2 center-to-center spacing (to self or within signal net class) | 3w(10) |