SPRAD06B March 2022 – November 2024 AM620-Q1 , AM623 , AM625 , AM625-Q1
The required interconnect delays for DQ, DQS, CA, and CLK are listed in Section 2.16 and Section 2.17. The values listed as ‘Typical’ are only recommendations. Any minimum/maximum value is a requirement. One key requirement is to ensure the CK delay is greater than any DQS delay. DQSx delays should also be less than the DQ/DM delays in their respective BYTEx. Consider the complete system from SOC die pad, through the PCB, to the pins of the memory package.