SPRAD06B March 2022 – November 2024 AM620-Q1 , AM623 , AM625 , AM625-Q1
Before simulating, it is recommended to verify the models. One verification method described is the impedance plot (or impedance scan). The Impedance scans for a 10 layer design are provided.
Layer | DDR Bus | DQ SE Impedance (Ω) | DQS/CLK Difference Impedance (Ω) |
---|---|---|---|
L2 | B1 and B3 | 40.9 | 77.7 |
L2 | CA | 51.7 | 101.4 |
L4 | B0 and B2 | 41.1 | 77.7 |
L7 | CA | 41.1 | 77.7 |
For CK and CA signals, the goal is to have the branch segment equal to two times the impedance of the feed trace. Note its common for the PCB to limit the achievable impedances. Simulations will show you if the compromises are acceptable.
Board | CA Feed Impedance (Ω) | CA Branch Impedance (Ω) | CA Branch Target (Ω) | Impedance Mismatch (Ω) |
---|---|---|---|---|
Initial Design | 49.1 | 59.6 | 98 (49x2) | 19.3 |
Final Design | 41.1 | 51.7 | 82 (41x2) | 15.3 |
The simulation results show the improvement made by closer matching the impedances to their targets.
Board | Total Eye Width Margin (ps) | Total Eye Height Margin (ps) |
---|---|---|
Initial Design | 58.00 | 14.00 |
Final Design | 124.68 | 48.08 |