SPRAD21F May 2022 – November 2024 AM620-Q1 , AM623 , AM625 , AM625-Q1 , AM625SIP , AM62A3 , AM62A3-Q1 , AM62A7 , AM62A7-Q1 , AM62P , AM62P-Q1
When a 32-bit, single-rank, and dual-rank LPDDR4 is used, follow balanced T topology for address, CKE, and CK signals routing.
When a 16-bit, single-rank LPDDR4 is used, follow the point-to-point topology. Connect the unused Data strobe pins (DDR0_DQS2..3 and DQS2..3_n) as per the AM62Ax / AM62Px LPDDR4 Board Design and Layout Guidelines recommendation.
The data signal connection topology is point-to-point for LPDDR4, and is categorized into different byte lanes.
VTT termination does not apply for LPDDR4. Terminations required for address and control signals are handled internally (on-die).