SPRAD21F May 2022 – November 2024 AM620-Q1 , AM623 , AM625 , AM625-Q1 , AM625SIP , AM62A3 , AM62A3-Q1 , AM62A7 , AM62A7-Q1 , AM62P , AM62P-Q1
The recommendation is to implement the attached device reset using a three input ANDing logic. One of the AND gate input is connected to the processor general purpose input/output (GPIO). One of the AND gate input has provision for pullup (to support boot) near to the input and 0Ω to isolate the GPIO for testing or debug. The other AND gate input can be the main domain POR (cold reset) status output (PORz_OUT) and main domain warm reset status output (RESETSTATz) Signals.
If a dual input AND gate is used, PORz_OUT or RESETSTATz can be connected as one of the inputs along with the processor GPIO input as the second input based on the use case. When more than one EPHY is used, provide provision to reset the EPHYs individually.
A pullup or pulldown at the output of the ANDing logic is recommended based on the EPHY reset pin configuration. The EPHYs are required to be held in reset for a specified minimum reset hold time after the respective clocks are valid.
In case an ANDing logic is not used and the processor main domain warm reset status output (RESETSTATz) is used to reset the attached device, verify the IO voltage level of the attached device matches the RESETSTATz IO voltage level. A level translator is recommended to match the IO voltage level.