SPRAD67B December 2022 – September 2024 AM2431 , AM2432 , AM2434 , AM6411 , AM6412 , AM6421 , AM6422 , AM6441 , AM6442
An important constraint in determining layer count is the number of layers required to implement the high-speed DDR4 or LPDDR4 memory interface. Memory layout meeting the recommended guidelines typically requires the number of layers used in the EVM or SK (TI recommended). Optimization of layer count can be possible based on the custom board design and functionalities. See also the AM64x and AM243x BGA Escape Routing user’s guide.
See the AM64x / AM243x DDR Board Design and Layout Guidelines available on TI.com for further guidance and recommendations for implementing the DDR4 or LPDDR4 memory interface.