SPRAD67B December 2022 – September 2024 AM2431 , AM2432 , AM2434 , AM6411 , AM6412 , AM6421 , AM6422 , AM6441 , AM6442
DDR Subsystem supports LPDDR4 or DDR4 memory interface. See the Memory Subsystem, DDR Subsystem (DDRSS) section in the Features chapter of device-specific data sheet for data bus width, inline ECC support, speed and max addressable range selection.
The allowed memory configurations are 1 × 16-bit or 2 × 8-bit.
1 × 8-bit memory configuration is not a valid configuration.
See the Pin Connectivity Requirements section of the device-specific data sheet for connecting the DDRSS signals when not used and DDR design guide for signals when LPDDR4 or DDR4 is used.
For more details, see the DDR Subsystem (DDRSS) section in the Memory Controllers chapter of the device-specific TRM.
For more information on DDR4 or LPDDR4 memory interface, see the [FAQ] AM625 / AM623 / AM62A / AM62P / AM64x / AM243x Design Recommendations / Commonly Observed Errors during Custom board hardware design – DDR4 / LPDDR4 MEMORY Interface.