SPRAD67B December 2022 – September 2024 AM2431 , AM2432 , AM2434 , AM6411 , AM6412 , AM6421 , AM6422 , AM6441 , AM6442
The processor family supports 1 × USB 3.1 Dual-Role Device (DRD) Subsystem. This port is configurable as USB host (SuperSpeed Gen 1 (5Gbps), High-speed (480Mbps), Full-speed (12Mbps), and Low-speed (1.5Mbps)), USB device (High-speed (480Mbps), and Full-speed (12Mbps)), or USB Dual-Role device. USB 3.0 in device mode is not supported, only USB 2.0 in device mode is supported.
Follow the USB VBUS Design Guidelines section of the device-specific data sheet to scale the USB VBUS voltage (supply near the USB interface connector) before connecting to USB0_VBUS pin.
Connecting VBUS (VBUS supply input including Voltage Scaling Resistor Divider - Clamp) input is recommended to be connected when the USB interface is configured for device mode. Connection of VBUS (VBUS supply input including Voltage Scaling Resistor Divider - Clamp) is optional when the USB interface is configured for processor USB host mode.
A power switch with overcurrent (OC) output indication is recommended when the USB interface is configured as host for VBUS control. The USB DRVVBUS drives the power switch. It is recommended to connect the OC output to a processor GPIO (input) when the USB interface is configured as host.
For details related to USB connections and On-The-Go feature support, see the device-specific TRM.
For more details, see the High-speed Serial Interfaces section in the Peripherals chapter of the device-specific TRM.
When USB0 is not used, see the Pin Connectivity Requirements section of the device-specific data sheet for connecting the interface signals and USB supply pins.
For more information on USB2.0 interface, see [FAQ] AM6442, AM6441, AM6422, AM6421, AM6412, AM6411 Custom board hardware design – USB2.0 interface.