SPRAD67B December 2022 – September 2024 AM2431 , AM2432 , AM2434 , AM6411 , AM6412 , AM6421 , AM6422 , AM6441 , AM6442
Media and Data Storage interface supports 2 × Multimedia Card/Secure Digital (MMC/SD/SDIO) (8b + 4b).
MMC0 supports 8-bit eMMC interface (See the MMC0 - eMMC Interface section of device-specific data sheet for speed). EMMCPHY is a dedicate hard PHY implementation. The required pulls for the eMMC interface are implemented internal to the eMMC PHY and are JEDEC compliant. See the Pin Connectivity Requirements section of device-specific data sheet for MMC0 interface signals connection recommendations when the MMC0 interface is not used.
MMC1 supports a 4-bit SD or 4-bit SDIO interface (See also the MMC1 - SD/SDIO Interface section of device-specific data sheet for speed).
Additionally 1 × General-Purpose Memory Controller (GPMC) and 1 × OSPI or 1 × QSPI are supported.
For more information on eMMC memory interface, see [FAQ] AM625 / AM623 / AM62A / AM62P Design Recommendations / Commonly Observed Errors during Custom board hardware design – eMMC MEMORY Interface.
For more information on OSPI and QSPI memory interface, see [FAQ] AM625 / AM623 / AM62A / AM62P Design Recommendations / Commonly Observed Errors during Custom board hardware design – OSPI/QSPI MEMORY Interface.
For information related to OSPI or QSPI, see the [FAQ] OSPI FAQ for Sitara/Jacinto devices.
For more details, see the Memory Interfaces section in the Peripherals chapter of the device-specific TRM.