This document is intended to provide a reference for escape routing on the AM62xSiP device.
All trademarks are the property of their respective owners.
The AM62xSiP is an extension of the low-power, low-cost Sitara Industrial/Auto grade family of process. The AM62xSiP is based on the Cortex-A53 microprocessor, M4F microcontroller with dedicated peripherals, 3D graphics acceleration, dual display interfaces, and extensive peripheral and networking options for a variety of embedded applications.The AM62xSiP is available in a 13-mm ˟ 13-mm FBGA package with a 0.5-mm ball pitch. The package BGA design is built leveraging TI Via Channel Array Technology (VCA) technology, which enables package miniaturization while still utilizing low cost PCB routing rules. Via Channel Array (VCA) is built with careful considerations on escape routing to avoid costly High-Density Interconnect (HDI) and expensive Via technologies. This document is intended to provide a reference for escape routing on the AM62xSiP device. Care must be taken to route signals with special requirements such as DDR, high speed interfaces. Refer to the High-Speed Interface Layout Guidelines for more details. Details on Power Delivery Network are provided in AM62x PDN Application note and any routing and layout requirements specified in those documents supersede the generic requirements provided here.
Via Channel Array Technology has been successfully used in a variety of TI products that helps in minimizing package dimensions by using smaller ball pitch and utilizing low cost PCB routing. Via Channel technology is a way of enabling routing channels to escape innermost BGA positions. This allows several advantages. First, the via outside diameter (also known as the annular ring) can be larger than it normally would be if it had to be placed in between the BGAs in a tighter pitch, because all the vias are placed in special areas called via channels. This makes PCB manufacturing less expensive because larger vias are possible. Second, the vias are grouped in a radial pattern instead of a series of concentric rings around the middle of the chip, which is the case with normal BGA array PCB routing. The traces are more easily routed out of the inner parts of the chip because they are not restricted to the narrow paths in between many rows of vias. The unique outer row routing and the via channel inner routing are two important parts of this technology on the AM62xSiP. The AM62xSiP BGA Via Channel Array is shown in Figure 2-1.
For the first two rows (from the outside in) of the BGA array, the balls have been arranged to allow wider traces than would otherwise be possible. The first row (the outside row) supports any size trace desired, because the trace comes from the PCB ball land and goes out on the PCB. Normally, the second row traces must be routed in between the first row of the PCB ball lands. On this package, the second row traces are routed through an open channel where the BGA ball has been removed to allow wider traces. The AM62xSiP parts allow a 3.2 mil trace/space in all areas, if routed correctly.
Figure 2-2 shows the first two rows of the AM62xSiP package and how it is possible to route large 3.2 mil (mm) traces and spaces in the areas of removed balls.
Starting at the third row, as with any BGA package, vias are necessary. As stated before, the vias are gathered in the via channels, so the only vias that need to be placed in between balls are some of the power vias in areas of ground or power copper pour. In this case, they have no regular via ring since they are located in an area of copper pour where all the surrounding balls share the same net. This is elaborated more in the later section with details on via sharing. Because the via ring is larger than one that would normally fit in between these balls with the required clearance, the layout tool may flag a design rule check (DRC) error, however, this is a false warning since there is no risk of shorting to a nearby pad because they are all on the same net. The rest of the vias need to be placed into the via channels as shown below. Figure 2-3 shows how the vias are grouped in the via channels.
The AM62xSiP Via channel array solution has been designed to support the following. The AM62xSiP package supports similar feature set as several other competition solutions with approximately 15% smaller package area and ~10% wider line width. This solution therefore, reduces PCB foot print and utilizes lower cost PCB rules enabling compact and low-cost systems.
PCB Feature | PCB Routing Requirements | Comments |
---|---|---|
Minimum via diameter | 18 mils | Via pads dia - 18 Mils |
Via hole size | 8 mils | Via hole dia - 8 Mils |
Minimum trace width/spacing required in the BGA breakout (Inner Layer) | Trace Width - 3.2 Mils | |
Spacing - 3.2 Mils | ||
Minimum trace width/spacing required in the BGA breakout (External Layer) | Trace Width - 3.2 Mils | |
Spacing - 3.2 Mils | ||
Number of layers used for escape | 4 Layers | Top |
Ground | ||
Power | ||
Bottom | ||
BGA land pad size | 12 Mils | |
Package Size | 13 mm x 13 mm | |
PCB layers (signal routing, total) recommended | (2, 4) Layers | Top |
Ground | ||
Power | ||
Bottom |