SPRADN4 December 2024 AM62P , AM62P-Q1
Make the following connections:
No external pulls are required for MMC0 since the PHY includes and dynamically controls the internal pulls as required for an eMMC.
Pullups for DAT0-7 and CMD are internally enabled during reset and after reset by the processor eMMC PHY. Pulldown is enabled for the DS and the clock output (CLK) is driven low during reset and by the SS (The subsystem selected with MUXMODE determines the output buffer state) after reset.
There are no PADCONFIG registers associated with the MMC0 pins. The internal pulls associated with the MMC0 pins are dynamically controlled by the MMC0 host and PHY.
Provision for external pulls are not a requirement for the eMMC Data, CMD, DS and the CLK signals.