SPRADO2A November 2024 – December 2024 AM62A3 , AM62A3-Q1 , AM62A7 , AM62A7-Q1 , AM62D-Q1
The baseline drive impedance and ODT settings for memory (LPDDR4) derived from the signal integrity (SI) simulations performed on the SK.
The recommendation is to perform simulation for the custom design as the configuration values can be different.
Refer to the following FAQs:
[FAQ] Using DDR IBIS Models for AM64x, AM62x, AM62Ax, AM62Px
For an overview of the board extraction, simulation, and analysis methodologies for high speed LPDDR4 interfaces, see LPDDR4 Board Design Simulations chapter of the AM62Ax, AM62Px, AM62Dx LPDDR4 Board Design and Layout Guidelines application note.
The drive strength is adjustable using the DDR Register Configuration Tool on SysConfig.
For more information, see the [FAQ] AM62A7 or AM62A3 Custom board hardware design – Processor DDR Subsystem and Device Register configuration.
Refer [FAQ] AM62A3-Q1: AM62A3-Q1 PDN Power SI SIMULATION Questions.
The above FAQs are generic and can also be used for AM62D-Q1 processor family.