SPRADO2A November 2024 – December 2024 AM62A3 , AM62A3-Q1 , AM62A7 , AM62A7-Q1 , AM62D-Q1
A discrete power architecture generates the processor and the attached devices supply rails. Discrete power architecture is based on DC/DC converters and LDOs. Implement the power sequence using the power good output and discrete logic.
When custom discrete power architecture is used, take note of the MCU_PORz L to H hold time (delay) (for oscillator start-up) requirements after all the supplies ramp specified in the data sheet.
MCU_PORz active (low) at power-up after supplies valid (using external crystal circuit) or MCU_PORz active (low) at power-up after supplies valid and external clock stable (when using external LVCMOS clock source).
Currently there are no recommended discrete power architecture implementations, the recommendation can change in the future. See the processor (AM62A7 / AM62A3 / AM62A7-Q1 / AM62A3-Q1 and AM62D-Q1) product page on TI.com for additional information.