SPRUGR9H November 2010 – April 2015 66AK2E05 , 66AK2H06 , 66AK2H12 , 66AK2H14 , 66AK2L06 , AM5K2E02 , AM5K2E04 , SM320C6678-HIREL , TMS320C6652 , TMS320C6654 , TMS320C6655 , TMS320C6657 , TMS320C6670 , TMS320C6671 , TMS320C6672 , TMS320C6674 , TMS320C6678
Only the offsets that have changed are listed here. Register offsets within a region have not changed.
#define QMSS_CFG_BASE (0x02a00000u)
#define QMSS_VBUSM_BASE (0x23400000u)
#define SRIO_CFG_BASE (0x02900000u)
#define PASS_CFG_BASE (0x02000000u)
#define FFTCA_CFG_BASE (0x021f0000u)
#define FFTCB_CFG_BASE (0x021f4000u)
#define FFTCC_CFG_BASE (0x021f8000u)
#define FFTCD_CFG_BASE (0x021fc000u)
#define FFTCE_CFG_BASE (0x021f0800u)
#define FFTCF_CFG_BASE (0x021f1000u)
#define AIF_CFG_BASE (0x01f00000u)
#define BCP_CFG_BASE (0x02540000u)
/* Define QMSS Register block regions. */
#define QM1_CTRL_REGION (QMSS_CFG_BASE + 0x00002000u)
#define QM1_DESC_REGION (QMSS_CFG_BASE + 0x00003000u)
#define QM2_CTRL_REGION (QMSS_CFG_BASE + 0x00004000u)
#define QM2_DESC_REGION (QMSS_CFG_BASE + 0x00005000u)
#define QM_QMAN_REGION (QMSS_CFG_BASE + 0x00080000u)
#define QM_QMAN_VBUSM_REGION (QMSS_VBUSM_BASE + 0x00080000u)
#define QM_PEEK_REGION (QMSS_CFG_BASE + 0x00040000u)
#define QM_LRAM_REGION ( + 0x00100000u)
#define QM_PROXY_REGION (QMSS_CFG_BASE + 0x000c0000u)
#define PDSP1_CMD_REGION (QMSS_CFG_BASE + 0x000b8000u)
#define PDSP_CMD_REGION_OFFSET (0x00004000u)
#define PDSP1_REG_REGION (QMSS_CFG_BASE + 0x0006E000u)
#define PDSP_REG_REGION_OFFSET (0x00000100u)
#define PDSP1_IRAM_REGION (Qmss_cfg_base + 0x00060000u)
#define PDSP_IRAM_REGION_OFFSET (0x00001000u)
#define INTD1_REGION (QMSS_CFG_BASE + 0x000a0000u)
#define INTD_REGION_OFFSET (0x00001000u)
/* Define QMSS PKTDMA1 Register block regions. */
#define QMSS_PKTDMA1_GBL_CFG_REGION (QMSS_CFG_BASE + 0x00008000u)
#define QMSS_PKTDMA1_TX_CHAN_REGION (QMSS_CFG_BASE + 0x00008400u)
#define QMSS_PKTDMA1_RX_CHAN_REGION (QMSS_CFG_BASE + 0x00008800u)
#define QMSS_PKTDMA1_TX_SCHD_REGION (QMSS_CFG_BASE + 0x00008c00u)
#define QMSS_PKTDMA1_RX_FLOW_REGION (QMSS_CFG_BASE + 0x00009000u)
/* Define QMSS PKTDMA2 Register block regions. */
#define QMSS_PKTDMA2_GBL_CFG_REGION (QMSS_CFG_BASE + 0x0000a000u)
#define QMSS_PKTDMA2_TX_CHAN_REGION (QMSS_CFG_BASE + 0x0000a400u)
#define QMSS_PKTDMA2_RX_CHAN_REGION (QMSS_CFG_BASE + 0x0000a800u)
#define QMSS_PKTDMA2_TX_SCHD_REGION (QMSS_CFG_BASE + 0x0000ac00u)
#define QMSS_PKTDMA2_RX_FLOW_REGION (QMSS_CFG_BASE + 0x0000b000u)