SPRUGR9H November 2010 – April 2015 66AK2E05 , 66AK2H06 , 66AK2H12 , 66AK2H14 , 66AK2L06 , AM5K2E02 , AM5K2E04 , SM320C6678-HIREL , TMS320C6652 , TMS320C6654 , TMS320C6655 , TMS320C6657 , TMS320C6670 , TMS320C6671 , TMS320C6672 , TMS320C6674 , TMS320C6678
Table 5-9 and Table 5-10 show the mapping of queues to high priority accumulation channels (INTD interrupts). Note that each queue and interrupt maps to a specific DSP core, but the queues shown are the suggested mapping. Other queues may be used. These interrupts also map to CPINTCx inputs (not shown).
DSP | Queue | High Priority Channel | Interrupt Name | DSP Event |
---|---|---|---|---|
core N
(N = 0 to 7) |
704 + N | N | qmss1_intr1_0+N | 48 |
712 + N | N + 8 | qmss1_intr1_8+N | 49 | |
720 + N | N + 16 | qmss1_intr1_16+N | 50 | |
728 + N | N + 24 | qmss1_intr1_24+N | 51 | |
8896 + N | N | qmss2_intr1_0+N | 52 | |
8904 + N | N + 8 | qmss2_intr1_8+N | 53 | |
8912 + N | N + 16 | qmss2_intr1_16+N | 54 | |
8920 + N | N + 24 | qmss2_intr1_24+N | 55 |
DSP | Queue | High Priority Channel | Interrupt Name | DSP Event |
---|---|---|---|---|
core N
(N = 0 t0 7) |
704 + N | N | qmss_intd1_high_N | 48 |
708 + N | N + 8 | qmss_intd1_high_8+N | 49 | |
712 + N | N + 16 | qmss_intd1_high_16+N | 50 | |
716 + N | N + 24 | qmss_intd1_high_24+N | 51 | |
720 + N | N | qmss_intd2_high_N | 52 | |
724 + N | N + 8 | qmss_intd2_high_8+N | 53 | |
728 + N | N + 16 | qmss_intd2_high_16+N | 54 | |
732 + N | N + 24 | qmss_intd2_high_24+N | 55 |
The mapping of low priority events (INTD interrupts) is shown in Table 5-11 and Table 5-12. Other queues may be used. The channel to event mapping is fixed.
Queues | Low Priority Channel | Interrupt Name | CPINTC0 | CPINTC1 |
---|---|---|---|---|
0 to 31 | 0 | qmss1_intr0_0 | 320 | 320 |
32 to 63 | 1 | qmss1_intr0_1 | 321 | 321 |
. . . | . . . | . . . | ||
480 to 511 | 15 | qmss1_intr0_15 | 335 | 335 |
8192 to 8223 | 0 | qmss2_intr0_0 | 336 | 336 |
8224 to 8255 | 1 | qmss2_intr0_1 | 337 | 337 |
. . . | . . . | . . . | ||
8672 to 8703 | 15 | qmss2_intr0_15 | 351 | 351 |
Queues | Low Priority Channel | Interrupt Name | DSP Event |
---|---|---|---|
0 to 31 | 0 | qmss_intd1_low_0 | 320 |
32 to 63 | 1 | qmss_intd1_low_1 | 321 |
. . . | . . . | . . . | . . . |
480 to 511 | 15 | qmss_intd1_low_15 | 335 |
0 to 31 | 0 | qmss_intd2_low_0 | 336 |
32 to 63 | 1 | qmss_intd2_low_1 | 337 |
. . . | . . . | . . . | |
480 to 511 | 15 | qmss_intd2_low_15 | 351 |