SPRUGR9H November 2010 – April 2015 66AK2E05 , 66AK2H06 , 66AK2H12 , 66AK2H14 , 66AK2L06 , AM5K2E02 , AM5K2E04 , SM320C6678-HIREL , TMS320C6652 , TMS320C6654 , TMS320C6655 , TMS320C6657 , TMS320C6670 , TMS320C6671 , TMS320C6672 , TMS320C6674 , TMS320C6678
This region is used to configure RX Flows. The memory map for the RX Flow Configuration Registers Region is shown in Table 4-34:
Address | Register |
---|---|
0x000 | RX Flow 0 Configuration Register A |
0x004 | RX Flow 0 Configuration Register B |
0x008 | RX Flow 0 Configuration Register C |
0x00C | RX Flow 0 Configuration Register D |
0x010 | RX Flow 0 Configuration Register E |
0x014 | RX Flow 0 Configuration Register F |
0x018 | RX Flow 0 Configuration Register G |
0x01C | RX Flow 0 Configuration Register H |
… | … |
0x00 + N×32 | RX Flow N Configuration Register A |
0x04 + N×32 | RX Flow N Configuration Register B |
0x08 + N×32 | RX Flow N Configuration Register C |
0x0C + N×32 | RX Flow N Configuration Register D |
0x10 + N×32 | RX Flow N Configuration Register E |
0x14 + N×32 | RX Flow N Configuration Register F |
0x18 + N×32 | RX Flow N Configuration Register G |
0x1C + N×32 | RX Flow N Configuration Register H |
NOTE
RX Flows are used with the global QMn Base Address Registers (Section 4.2.1.5) to define a Navigator Cloud. This means that the qmgr:qnum fields in the RX Flow registers must be compatible with the QMn Base Address Register values for the PKTDMAs in the given cloud.