SPRUGR9H November 2010 – April 2015 66AK2E05 , 66AK2H06 , 66AK2H12 , 66AK2H14 , 66AK2L06 , AM5K2E02 , AM5K2E04 , SM320C6678-HIREL , TMS320C6652 , TMS320C6654 , TMS320C6655 , TMS320C6657 , TMS320C6670 , TMS320C6671 , TMS320C6672 , TMS320C6674 , TMS320C6678
This region provides registers to configure the priority of TX channels. The TX DMA selects channels using a four level round robin approach. The memory map for the TX DMA Scheduler Configuration registers region is shown in Table 4-43:
Address | Register |
---|---|
0x000 | TX Channel 0 Scheduler Configuration Register |
0x004 | TX Channel 1 Scheduler Configuration Register |
. . . | . . . |
0x0 + N×4 | TX Channel N Scheduler Configuration Register |