SPRUHX5I August 2014 – May 2024 TMS320F28374S , TMS320F28375S , TMS320F28375S-Q1 , TMS320F28376S , TMS320F28377S , TMS320F28377S-Q1 , TMS320F28378S , TMS320F28379S
Based on a given analog input voltage, the expected digital conversion is given in Table 10-2 and Table 10-3. Fractional values are truncated.
Analog Input | Digital Result | |
---|---|---|
Single-Ended | when ADCINy ≤ VREFLO | ADCRESULTx = 0 |
when VREFLO < ADCINy < VREFHI | ||
when ADCINy ≥ VREFHI | ADCRESULTx = 4095 | |
Differential | when ADCINyP - ADCINyN ≤ -(VREFHI-VREFLO) | ADCRESULTx = 0 |
when -(VREFHI-VREFLO) < ADCINyP - ADCINyN ≤ (VREFHI-VREFLO) | ||
when ADCINyP - ADCINyN ≥ (VREFHI-VREFLO) | ADCRESULTx = 4095 |
Analog Input | Digital Result | |
---|---|---|
Single-Ended | Invalid Mode | Invalid Mode |
Differential | when ADCINyP - ADCINyN ≤ -(VREFHI-VREFLO) | ADCRESULTx = 0 |
when -(VREFHI-VREFLO) < ADCINyP - ADCINyN ≤ (VREFHI-VREFLO) | ||
when ADCINyP - ADCINyN ≥ (VREFHI-VREFLO) | ADCRESULTx = 65535 |