SPRUHX5I August 2014 – May 2024 TMS320F28374S , TMS320F28375S , TMS320F28375S-Q1 , TMS320F28376S , TMS320F28377S , TMS320F28377S-Q1 , TMS320F28378S , TMS320F28379S
This event occurs when the DMA channel descriptors are programmed while the PEND bit in the uPP DMA channel status register is set to 1. A channel’s descriptors must only be programmed while the channel's PEND bit is cleared to 0.