SPRUHX5I August 2014 – May 2024 TMS320F28374S , TMS320F28375S , TMS320F28375S-Q1 , TMS320F28376S , TMS320F28377S , TMS320F28377S-Q1 , TMS320F28378S , TMS320F28379S
The uPP peripheral uses three different clocks:
Figure 23-7 shows the output clock generation system in transmit mode.
Output Clock = Module Clock/(2 × (CLKDIVn + 1))
The fixed divisor restricts the maximum speed of the I/O clock to 1/2 the device CPU clock speed. For DDR mode operation, the CLK output frq must be one eighth (1/8) or less of module clock.
For receive mode, the channel requires an external clock to drive the CLK pin. The incoming clock is not divided, and the maximum allowed speed is one fourth (¼) the module clock speed for SDR mode and one eighth (1/8) the module clock speed for DDR mode. Figure 23-8 shows the clock generation system for a channel configured in receive mode.