SPRUHX5I August 2014 – May 2024 TMS320F28374S , TMS320F28375S , TMS320F28375S-Q1 , TMS320F28376S , TMS320F28377S , TMS320F28377S-Q1 , TMS320F28378S , TMS320F28379S
Table 20-67 shows which register bits can set the Transmit Clock Mode.
Register | Bit | Name | Function | Type | Reset Value | |
---|---|---|---|---|---|---|
PCR | 9 | CLKXM | Transmit clock mode | R/W | 0 | |
CLKXM = 0 | The transmitter gets the clock signal from an external source via the MCLKX pin. | |||||
CLKXM = 1 | The MCLKX pin is an output pin driven by the sample rate generator of the McBSP. |