SPRUHX5I August 2014 – May 2024 TMS320F28374S , TMS320F28375S , TMS320F28375S-Q1 , TMS320F28376S , TMS320F28377S , TMS320F28377S-Q1 , TMS320F28378S , TMS320F28379S
This event occurs when the DMA channel fails to keep up with incoming or outgoing data on the associated interface channel. Typically, this error indicates that background system activity has interfered with normal operation of the peripheral. This error does not occur simply when a channel is allowed to idle. After encountering this error, the uPP peripheral must be reset when this event occurs.
This error must primarily occur when operating the uPP at high speed with significant system loading. To avoid this error, run the uPP at slower speeds or reduce background activity, such as non-uPP peripheral or DMA transactions. Additional tuning tips are given in Section 23.4.10.1.