SPRUHX5I August 2014 – May 2024 TMS320F28374S , TMS320F28375S , TMS320F28375S-Q1 , TMS320F28376S , TMS320F28377S , TMS320F28377S-Q1 , TMS320F28378S , TMS320F28379S
Table 20-1 describes the McBSP interface pins and some internal signals.
McBSP-A Pin | McBSP-B Pin | Type | Description |
---|---|---|---|
MCLKRA | MCLKRB | I/O | Supplies or reflects the receive clock; supplies the input clock of the sample rate generator |
MCLKXA | MCLKXB | I/O | Supplies or reflects the transmit clock; supplies the input clock of the sample rate generator |
MDRA | MDRB | I | Serial data receive pin |
MDXA | MDXB | O | Serial data transmit pin |
MFSRA | MFSRB | I/O | Supplies or reflects the receive frame-sync signal; controls sample rate generator synchronization when GSYNC = 1 (see Section 20.4.3) |
MFSXA | MFSXB | I/O | Supplies or reflects the transmit frame-sync signal |
CPU Interrupt Signals | |||
MRINT | Receive interrupt to CPU | ||
MXINT | Transmit interrupt to CPU | ||
DMA Events | |||
REVT | Receive synchronization event to DMA | ||
XEVT | Transmit synchronization event to DMA |