SPRUHZ7K August 2015 – April 2024 AM5706 , AM5708 , AM5716 , AM5718 , AM5718-HIREL
Address Offset | See Table 14-237. | ||
Physical Address | 0x4500 0500 0x4500 1 000 0x4500 2000 0x4500 3000 0x4500 5000 0x4500 6000 0x4500 7000 0x4500 8000 0x4500 9000 0x4500 A000 | Instance | CLK2_FLAGMUX_STATCOLL CLK2_STATCOLL0 CLK2_STATCOLL1 CLK2_STATCOLL2 CLK2_STATCOLL4 CLK2_STATCOLL5 CLK2_STATCOLL6 CLK2_STATCOLL7 CLK2_STATCOLL8 CLK2_STATCOLL9 |
Description | |||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | STDHOSTHDR_COREREG_CORECODE | RESERVED | STDHOSTHDR_COREREG_VENDORCODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:22 | RESERVED | Reserved | R | 0x000 |
21:16 | STDHOSTHDR_COREREG_CORECODE | The Core Code field is a constant reporting a vendor-specific core generator code. Type: Constant. Reset value: 0x3A. (When the instance is CLK2_FLAGMUX_STATCOLL reset value is 0x37) | R | 0x3A |
15:1 | RESERVED | Reserved | R | 0x0000 |
0 | STDHOSTHDR_COREREG_VENDORCODE | The Vendor Code field is a constant reporting the core generator vendor code. Type: Constant. Reset value: 0x1. | R1 | 1 |
Read 0x0: Third-party vendor. | ||||
Read 0x1: |
L3_MAIN Interconnect |
Address Offset | See Table 14-237. | ||
Physical Address | 0x4500 0504 0x4500 1004 0x4500 2004 0x4500 3004 0x4500 5004 0x4500 6004 0x4500 7004 0x4500 8004 0x4500 9004 0x4500 A004 | Instance | CLK2_FLAGMUX_STATCOLL CLK2_STATCOLL0 CLK2_STATCOLL1 CLK2_STATCOLL2 CLK2_STATCOLL4 CLK2_STATCOLL5 CLK2_STATCOLL6 CLK2_STATCOLL7 CLK2_STATCOLL8 CLK2_STATCOLL9 |
Description | |||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
STDHOSTHDR_VERSIONREG_REVISIONID | STDHOSTHDR_VERSIONREG_COREPARAMSCHECKSUM |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | STDHOSTHDR_VERSIONREG_REVISIONID | The Revision Identifier field is a constant reporting the core generator revision number. Type: Constant. Reset value: 0x1. | R | 0x1 |
23:0 | STDHOSTHDR_VERSIONREG_COREPARAMSCHECKSUM | Reserved. Type: Reserved. Reset value: Reserved. | R | 0x000000 |
L3_MAIN Interconnect |
Address Offset | See Table 14-236. | ||
Physical Address | 0x4500 0508 | Instance | CLK2_FLAGMUX_STATCOLL |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MASK0 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:10 | RESERVED | R | 0x0000 0000 | |
9:0 | MASK0 | mask flag inputs 0 Type: Control. Reset value: 0x7. | RW | 0x3ff |
L3_MAIN Interconnect |
Address Offset | See Table 14-236. | ||
Physical Address | 0x4500 050C | Instance | CLK2_FLAGMUX_STATCOLL |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | REGERR0 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:10 | RESERVED | R | 0x0000 0000 | |
9:0 | REGERR0 | flag inputs 0 Type: Status. Reset value: X. | R | 0x0000 0000 |
L3_MAIN Interconnect |
Address Offset | See Table 14-237. | ||
Physical Address | 0x4500 1008 0x4500 2008 0x4500 3008 0x4500 5008 0x4500 61008 0x4500 7008 0x4500 8008 0x4500 9008 0x4500 A008 | Instance | CLK2_STATCOLL0 CLK2_STATCOLL1 CLK2_STATCOLL2 CLK2_STATCOLL4 CLK2_STATCOLL5 CLK2_STATCOLL6 CLK2_STATCOLL7 CLK2_STATCOLL8 CLK2_STATCOLL9 |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | EN |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:1 | RESERVED | Reserved | R | 0x0000 0000 |
0 | EN | Enable performance monitoring, this will also shut down the clock if En = 0 Type: Control. Reset value: 0x0. | RW | 0 |
L3_MAIN Interconnect |
Address Offset | See Table 14-237. | ||
Physical Address | 0x4500 100C 0x4500 200C 0x4500 300C 0x4500 500C 0x4500 600C 0x4500 700C 0x4500 800C 0x4500 900C 0x4500 A00C | Instance | CLK2_STATCOLL0 CLK2_STATCOLL1 CLK2_STATCOLL2 CLK2_STATCOLL4 CLK2_STATCOLL5 CLK2_STATCOLL6 CLK2_STATCOLL7 CLK2_STATCOLL8 CLK2_STATCOLL9 |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | SOFTEN |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:1 | RESERVED | Reserved | R | 0x0000 0000 |
0 | SOFTEN | Software enable for performance monitoring Type: Control. Reset value: 0x0. | RW | 0 |
L3_MAIN Interconnect |
Address Offset | See Table 14-237. | ||
Physical Address | 0x4500 1010 0x4500 2010 0x4500 3010 0x4500 5010 0x4500 6010 0x4500 7010 0x4500 8010 0x4500 9010 0x4500 A010 | Instance | CLK2_STATCOLL0 CLK2_STATCOLL1 CLK2_STATCOLL2 CLK2_STATCOLL4 CLK2_STATCOLL5 CLK2_STATCOLL6 CLK2_STATCOLL7 CLK2_STATCOLL8 CLK2_STATCOLL9 |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | IGNORESUSPEND |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:1 | RESERVED | R | 0x0000 0000 | |
0 | IGNORESUSPEND | Ignore suspend if set to one for suspend mechanism Type: Control. Reset value: 0x0. | RW | 0 |
L3_MAIN Interconnect |
Address Offset | See Table 14-237. | ||
Physical Address | 0x4500 1014 0x4500 2014 0x4500 3014 0x4500 5014 0x4500 6014 0x4500 7014 0x4500 8014 0x4500 9014 0x4500 A014 | Instance | CLK2_STATCOLL0 CLK2_STATCOLL1 CLK2_STATCOLL2 CLK2_STATCOLL4 CLK2_STATCOLL5 CLK2_STATCOLL6 CLK2_STATCOLL7 CLK2_STATCOLL8 CLK2_STATCOLL9 |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | TRIGEN |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:1 | RESERVED | Reserved | R | 0x0000 0000 |
0 | TRIGEN | TrigEn when set, it enable the external trigger start and stop Type: Control. Reset value: 0x0. | RW | 0 |
L3_MAIN Interconnect |
Address Offset | See Table 14-237. | ||
Physical Address | 0x4500 1018 0x4500 2018 0x4500 3018 0x4500 5018 0x4500 6018 0x4500 7018 0x4500 8018 0x4500 9018 0x4500 A018 | Instance | CLK2_STATCOLL0 CLK2_STATCOLL1 CLK2_STATCOLL2 CLK2_STATCOLL4 CLK2_STATCOLL5 CLK2_STATCOLL6 CLK2_STATCOLL7 CLK2_STATCOLL8 CLK2_STATCOLL9 |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | REQEVT |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:4 | RESERVED | Reserved | R | 0x0000000 |
3:0 | REQEVT | Req event select Type: Control. Reset value: 0x0. | RW | 0x0 |
0x0: Collect is disabled default value | ||||
0x1: Collect all event: hit always (cycle) | ||||
0x2: Collect transfers: actually used cycle for transferring aN NTTP word | ||||
0x3: Collect wait cycle: transfer has been delayed by source | ||||
0x4: Collect busy: transfer has been delayed by destination | ||||
0x5: Collect packet: new packet start | ||||
0x6: Collect data: data cycle transfer, write for requests, read for responses | ||||
0x7: Collect idles: transfer is not initiated by source | ||||
0x8: Collect latency: hit when actually detecting debug bit on response links |
L3_MAIN Interconnect |
Address Offset | See Table 14-237. | ||
Physical Address | 0x4500 101C 0x4500 201C 0x4500 301C 0x4500 501C 0x4500 601C 0x4500 701C 0x4500 801C 0x4500 901C 0x4500 A01C | Instance | CLK2_STATCOLL0 CLK2_STATCOLL1 CLK2_STATCOLL2 CLK2_STATCOLL4 CLK2_STATCOLL5 CLK2_STATCOLL6 CLK2_STATCOLL7 CLK2_STATCOLL8 CLK2_STATCOLL9 |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | RSPEVT |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:4 | RESERVED | Reserved | R | 0x0000000 |
3:0 | RSPEVT | Rsp event select Type: Control. Reset value: 0x0. | RW | 0x0 |
0x0: Collect is disabled default value | ||||
0x1: Collect all event: hit always (cycle) | ||||
0x2: Collect transfers: actually used cycle for transferring a NTTP word | ||||
0x3: Collect wait cycle: transfer has been delayed by source | ||||
0x4: Collect busy: transfer has been delayed by destination | ||||
0x5: Collect packet: new packet start | ||||
0x6: Collect data: data cycle transfer, write for requests, read for responses | ||||
0x7: Collect idles: transfer is not initiated by source | ||||
0x8: Collect latency: hit when actually detecting debug bit on response links |
L3_MAIN Interconnect |
Address Offset | See Table 14-237. | ||
Physical Address | 0x45001020 0x4500 2020 0x4500 3020 0x4500 5020 0x4500 6020 0x4500 7020 0x4500 8020 0x4500 9020 0x4500 A020 | Instance | CLK2_STATCOLL0 CLK2_STATCOLL1 CLK2_STATCOLL2 CLK2_STATCOLL4 CLK2_STATCOLL5 CLK2_STATCOLL6 CLK2_STATCOLL7 CLK2_STATCOLL8 CLK2_STATCOLL9 |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | EVTMUX_SEL0 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:3 | RESERVED | Reserved | R | 0x0000 0000 |
2:0 | EVTMUX_SEL0 | The select of the mux 0 Type: Control. Reset value: 0x0. | RW | 0x0 |
L3_MAIN Interconnect |
Address Offset | See Table 14-237. | ||
Physical Address | 0x4500 1024 0x4500 2024 0x4500 3024 0x4500 5024 0x4500 6024 0x4500 7024 0x4500 8024 0x4500 9024 0x4500 A024 | Instance | CLK2_STATCOLL0 CLK2_STATCOLL1 CLK2_STATCOLL2 CLK2_STATCOLL4 CLK2_STATCOLL5 CLK2_STATCOLL6 CLK2_STATCOLL7 CLK2_STATCOLL8 CLK2_STATCOLL9 |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | EVTMUX_SEL1 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:3 | RESERVED | Reserved | R | 0x0000 0000 |
2:0 | EVTMUX_SEL1 | The select of the mux 1 Type: Control. Reset value: 0x0. | RW | 0x0 |
L3_MAIN Interconnect |
Address Offset | See Table 14-237. | ||
Physical Address | 0x4500 1028 0x4500 2028 0x4500 3028 0x4500 5028 0x4500 6028 0x4500 7028 0x4500 8028 0x4500 9028 0x4500 A028 | Instance | CLK2_STATCOLL0 CLK2_STATCOLL1 CLK2_STATCOLL2 CLK2_STATCOLL4 CLK2_STATCOLL5 CLK2_STATCOLL6 CLK2_STATCOLL7 CLK2_STATCOLL8 CLK2_STATCOLL9 |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | EVTMUX_SEL2 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:3 | RESERVED | Reserved | R | 0x0000 0000 |
2:0 | EVTMUX_SEL2 | The select of the mux 2 Type: Control. Reset value: 0x0. | RW | 0x0 |
L3_MAIN Interconnect |
Address Offset | See Table 14-237. | ||
Physical Address | 0x4500 102C 0x4500 202C 0x4500 302C 0x4500 502C 0x4500 602C 0x4500 702C 0x4500 802C 0x4500 902C 0x4500 A02C | Instance | CLK2_STATCOLL0 CLK2_STATCOLL1 CLK2_STATCOLL2 CLK2_STATCOLL4 CLK2_STATCOLL5 CLK2_STATCOLL6 CLK2_STATCOLL7 CLK2_STATCOLL8 CLK2_STATCOLL9 |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | EVTMUX_SEL3 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:3 | RESERVED | Reserved | R | 0x0000 0000 |
2:0 | EVTMUX_SEL3 | The select of the mux 3 Type: Control. Reset value: 0x0. | RW | 0x0 |
L3_MAIN Interconnect |
Address Offset | See Table 14-237. | ||
Physical Address | 0x4500 1030 0x4500 2030 | Instance | CLK2_STATCOLL0 CLK2_STATCOLL1 |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | EVTMUX_SEL4 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:3 | RESERVED | Reserved | R | 0x0000 0000 |
2:0 | EVTMUX_SEL4 | The select of the mux 4 Type: Control. Reset value: 0x0. | RW | 0x0 |
L3_MAIN Interconnect |
Address Offset | See Table 14-237. | ||
Physical Address | 0x4500 1034 0x4500 2034 | Instance | CLK2_STATCOLL0 CLK2_STATCOLL1 |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | EVTMUX_SEL5 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:3 | RESERVED | Reserved | R | 0x0000 0000 |
2:0 | EVTMUX_SEL5 | The select of the mux 5 Type: Control. Reset value: 0x0. | RW | 0x0 |
L3_MAIN Interconnect |
Address Offset | See Table 14-237. | ||
Physical Address | 0x4500 1038 | Instance | CLK2_STATCOLL0 |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | EVTMUX_SEL6 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:3 | RESERVED | Reserved | R | 0x0000 0000 |
2:0 | EVTMUX_SEL6 | The select of the mux 6 Type: Control. Reset value: 0x0. | RW | 0x0 |
L3_MAIN Interconnect |
Address Offset | See Table 14-237. | ||
Physical Address | 0x4500 103C | Instance | CLK2_STATCOLL0 |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | EVTMUX_SEL7 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:3 | RESERVED | Reserved | R | 0x0000 0000 |
2:0 | EVTMUX_SEL7 | The select of the mux 7 Type: Control. Reset value: 0x0. | RW | 0x0 |
L3_MAIN Interconnect |
Address Offset | See Table 14-237. | ||
Physical Address | 0x4500 1040 0x4500 2040 0x4500 3040 0x4500 5040 0x4500 6040 0x4500 7040 0x4500 8040 0x4500 9040 0x4500 A040 | Instance | CLK2_STATCOLL0 CLK2_STATCOLL1 CLK2_STATCOLL2 CLK2_STATCOLL4 CLK2_STATCOLL5 CLK2_STATCOLL6 CLK2_STATCOLL7 CLK2_STATCOLL8 CLK2_STATCOLL9 |
Description | |||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DUMP_IDENTIFIER |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:4 | RESERVED | Reserved | R | 0x0000 0000 |
3:0 | DUMP_IDENTIFIER | Probe identifier Type: Control. Reset value: 0x0. | R | 0x0 |
L3_MAIN Interconnect |
Address Offset | See Table 14-237. | ||
Physical Address | 0x4500 1044 0x4500 2044 0x4500 3044 0x4500 5044 0x4500 6044 0x4500 7044 0x4500 8044 0x4500 9044 0x4500 A044 | Instance | CLK2_STATCOLL0 CLK2_STATCOLL1 CLK2_STATCOLL2 CLK2_STATCOLL4 CLK2_STATCOLL5 CLK2_STATCOLL6 CLK2_STATCOLL7 CLK2_STATCOLL8 CLK2_STATCOLL9 |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DUMP_COLLECTTIME |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | DUMP_COLLECTTIME | Number of cycle to wait between two statistics frame Type: Control. Reset value: 0x0. | RW | 0x0000 |
L3_MAIN Interconnect |
Address Offset | See Table 14-237. | ||
Physical Address | 0x4500 1048 0x4500 2048 0x4500 3048 0x4500 5048 0x4500 6048 0x4500 7048 0x4500 8048 0x4500 9048 0x4500 A048 | Instance | CLK2_STATCOLL0 CLK2_STATCOLL1 CLK2_STATCOLL2 CLK2_STATCOLL4 CLK2_STATCOLL5 CLK2_STATCOLL6 CLK2_STATCOLL7 CLK2_STATCOLL8 CLK2_STATCOLL9 |
Description | |||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DUMP_SLVADDR |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:7 | RESERVED | Reserved | R | 0x0000000 |
6:0 | DUMP_SLVADDR | Dump slave address Type: Control. Reset value: 0x19. | R | 0x19 |
L3_MAIN Interconnect |
Address Offset | See Table 14-237. | ||
Physical Address | 0x4500 104C 0x4500 204C 0x4500 304C 0x4500 504C 0x4500 604C 0x4500 704C 0x4500 804C 0x4500 904C 0x4500 A04C | Instance | CLK2_STATCOLL0 CLK2_STATCOLL1 CLK2_STATCOLL2 CLK2_STATCOLL4 CLK2_STATCOLL5 CLK2_STATCOLL6 CLK2_STATCOLL7 CLK2_STATCOLL8 CLK2_STATCOLL9 |
Description | |||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DUMP_MSTADDR |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:8 | RESERVED | Reserved | R | 0x000000 |
7:0 | DUMP_MSTADDR | Dump master address Type: Control. Reset value: 0xE0. | R | 0x380 |
L3_MAIN Interconnect |
Address Offset | See Table 14-237. | ||
Physical Address | 0x4500 1050 0x4500 2050 0x4500 3050 0x4500 5050 0x4500 6050 0x4500 7050 0x4500 8050 0x4500 9050 0x4500 A050 | Instance | CLK2_STATCOLL0 CLK2_STATCOLL1 CLK2_STATCOLL2 CLK2_STATCOLL4 CLK2_STATCOLL5 CLK2_STATCOLL6 CLK2_STATCOLL7 CLK2_STATCOLL8 CLK2_STATCOLL9 |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DUMP_SLVOFS |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | DUMP_SLVOFS | Dump slave offset Type: Control. Reset value: 0x800. | RW | 0x0000 0800 |
L3_MAIN Interconnect |
Address Offset | See Table 14-237. | ||
Physical Address | 0x4500 1054 0x4500 2054 0x4500 3054 0x4500 5054 0x4500 6054 0x4500 7054 0x4500 8054 0x4500 9054 0x4500 A054 | Instance | CLK2_STATCOLL0 CLK2_STATCOLL1 CLK2_STATCOLL2 CLK2_STATCOLL4 CLK2_STATCOLL5 CLK2_STATCOLL6 CLK2_STATCOLL7 CLK2_STATCOLL8 CLK2_STATCOLL9 |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DUMP_MODE_CONDITIONAL | DUMP_MODE_MANUAL |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:2 | RESERVED | Reserved | R | 0x0000 0000 |
1 | DUMP_MODE_CONDITIONAL | Define the stat conditional dump, if one a dump will be generated when alarm is trigged Type: Control. Reset value: 0x0. | RW | 0 |
0 | DUMP_MODE_MANUAL | Define the dump mode: if != 0 the dump is controlled by the Send register. Type: Control. Reset value: 0x0. | RW | 0 |
L3_MAIN Interconnect |
Address Offset | See Table 14-237. | ||
Physical Address | 0x4500 1058 0x4500 2058 0x4500 3058 0x4500 5058 0x4500 6058 0x4500 7058 0x4500 8058 0x4500 9058 0x4500 A058 | Instance | CLK2_STATCOLL0 CLK2_STATCOLL1 CLK2_STATCOLL2 CLK2_STATCOLL4 CLK2_STATCOLL5 CLK2_STATCOLL6 CLK2_STATCOLL7 CLK2_STATCOLL8 CLK2_STATCOLL9 |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DUMP_SEND |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:1 | RESERVED | Reserved | R | 0x0000 0000 |
0 | DUMP_SEND | In manual mode, is used to send the dump content and initialize the counters. Type: Give_AutoCleared. Reset value: 0x0.
| RW | 0 |
L3_MAIN Interconnect |
Address Offset | See Table 14-237. | ||
Physical Address | 0x4500 105C 0x4500 205C 0x4500 305C 0x4500 505C 0x4500 605C 0x4500 705C 0x4500 805C 0x4500 905C 0x4500 A05C | Instance | CLK2_STATCOLL0 CLK2_STATCOLL1 CLK2_STATCOLL2 CLK2_STATCOLL4 CLK2_STATCOLL5 CLK2_STATCOLL6 CLK2_STATCOLL7 CLK2_STATCOLL8 CLK2_STATCOLL9 |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DUMP_DISABLE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:1 | RESERVED | R | 0x0000 0000 | |
0 | DUMP_DISABLE | If 1, the dump frame will be disabled, but counters still active.This is typically used when counters monitoring is enabled Type: Control. Reset value: 0x0. | RW | 0 |
L3_MAIN Interconnect |
Address Offset | See Table 14-237. | ||
Physical Address | 0x4500 1060 0x4500 2060 0x4500 3060 0x4500 5060 0x4500 6060 0x4500 7060 0x4500 8060 0x4500 9060 0x4500 A060 | Instance | CLK2_STATCOLL0 CLK2_STATCOLL1 CLK2_STATCOLL2 CLK2_STATCOLL4 CLK2_STATCOLL5 CLK2_STATCOLL6 CLK2_STATCOLL7 CLK2_STATCOLL8 CLK2_STATCOLL9 |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DUMP_ALARM_TRIG |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:1 | RESERVED | R | 0bxxx xxxx xxxx xxxx xxxx xxxx xxxx xxxx | |
0 | DUMP_ALARM_TRIG | In Alarm Mode, is used to reset Alarm Type: Take. Reset value: 0x0. | RW | 0 |
L3_MAIN Interconnect |
Address Offset | See Table 14-237. | ||
Physical Address | 0x4500 1064 0x4500 2064 0x4500 3064 0x4500 5064 0x4500 6064 0x4500 7064 0x4500 8064 0x4500 9064 0x4500 A064 | Instance | CLK2_STATCOLL0 CLK2_STATCOLL1 CLK2_STATCOLL2 CLK2_STATCOLL4 CLK2_STATCOLL5 CLK2_STATCOLL6 CLK2_STATCOLL7 CLK2_STATCOLL8 CLK2_STATCOLL9 |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DUMP_ALARM_MINVAL |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | DUMP_ALARM_MINVAL | In Alarm Mode, used to trig an alert if any of counter value is less than AlarmMinVal Type: Control. Reset value: 0x0. | RW | 0x0000 0000 |
L3_MAIN Interconnect |
Address Offset | See Table 14-237. | ||
Physical Address | 0x4500 1068 0x4500 2068 0x4500 3068 0x4500 5068 0x4500 6068 0x4500 7068 0x4500 8068 0x4500 9068 0x4500 A068 | Instance | CLK2_STATCOLL0 CLK2_STATCOLL1 CLK2_STATCOLL2 CLK2_STATCOLL4 CLK2_STATCOLL5 CLK2_STATCOLL6 CLK2_STATCOLL7 CLK2_STATCOLL8 CLK2_STATCOLL9 |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DUMP_ALARM_MAXVAL |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | DUMP_ALARM_MAXVAL | In Alarm Mode, used to trig an alert if any of counter value is larger or equal to AlarmMaxVal Type: Control. Reset value: 0x0. | RW | 0x0000 0000 |
L3_MAIN Interconnect |
Address Offset | See Table 14-237. | ||
Physical Address | 0x4500 106C 0x4500 206C 0x4500 306C 0x4500 506C 0x4500 606C 0x4500 706C 0x4500 806C 0x4500 906C 0x4500 A06C | Instance | CLK2_STATCOLL0 CLK2_STATCOLL1 CLK2_STATCOLL2 CLK2_STATCOLL4 CLK2_STATCOLL5 CLK2_STATCOLL6 CLK2_STATCOLL7 CLK2_STATCOLL8 CLK2_STATCOLL9 |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DUMP_ALARM_MODE0 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:2 | RESERVED | R | 0x0000 0000 | |
1:0 | DUMP_ALARM_MODE0 | Alarm Mode off/min/max/both Type: Control. Reset value: 0x0. | RW | 0x0 |
0x0: OFF | ||||
0x1: MIN | ||||
0x3: MAX | ||||
0x2: BOTH |
L3_MAIN Interconnect |
Address Offset | See Table 14-237. | ||
Physical Address | 0x4500 1070 0x4500 2070 0x4500 3070 0x4500 5070 0x4500 6070 0x4500 7070 0x4500 8070 0x4500 9070 0x4500 A070 | Instance | CLK2_STATCOLL0 CLK2_STATCOLL1 CLK2_STATCOLL2 CLK2_STATCOLL4 CLK2_STATCOLL5 CLK2_STATCOLL6 CLK2_STATCOLL7 CLK2_STATCOLL8 CLK2_STATCOLL9 |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DUMP_ALARM_MODE1 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:2 | RESERVED | R | 0x0000 0000 | |
1:0 | DUMP_ALARM_MODE1 | Alarm Mode off/min/max/both Type: Control. Reset value: 0x0. | RW | 0x0 |
0x0: OFF | ||||
0x1: MIN | ||||
0x3: MAX | ||||
0x2: BOTH |
L3_MAIN Interconnect |
Address Offset | See Table 14-237. | ||
Physical Address | 0x4500 1074 0x4500 2074 0x4500 3074 0x4500 5074 0x4500 6074 0x4500 7074 0x4500 8074 0x4500 9074 0x4500 A074 | Instance | CLK2_STATCOLL0 CLK2_STATCOLL1 CLK2_STATCOLL2 CLK2_STATCOLL4 CLK2_STATCOLL5 CLK2_STATCOLL6 CLK2_STATCOLL7 CLK2_STATCOLL8 CLK2_STATCOLL9 |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DUMP_ALARM_MODE2 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:2 | RESERVED | R | 0x0000 0000 | |
1:0 | DUMP_ALARM_MODE2 | Alarm Mode off/min/max/both Type: Control. Reset value: 0x0. | RW | 0x0 |
0x0: OFF | ||||
0x1: MIN | ||||
0x3: MAX | ||||
0x2: BOTH |
L3_MAIN Interconnect |
Address Offset | See Table 14-237. | ||
Physical Address | 0x4500 1078 0x4500 2078 0x4500 3078 0x4500 5078 0x4500 6078 0x4500 7078 0x4500 8078 0x4500 9078 0x4500 A078 | Instance | CLK2_STATCOLL0 CLK2_STATCOLL1 CLK2_STATCOLL2 CLK2_STATCOLL4 CLK2_STATCOLL5 CLK2_STATCOLL6 CLK2_STATCOLL7 CLK2_STATCOLL8 CLK2_STATCOLL9 |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DUMP_ALARM_MODE3 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:2 | RESERVED | R | 0x0000 0000 | |
1:0 | DUMP_ALARM_MODE3 | Alarm Mode off/min/max/both Type: Control. Reset value: 0x0. | RW | 0x0 |
0x0: OFF | ||||
0x1: MIN | ||||
0x3: MAX | ||||
0x2: BOTH |
L3_MAIN Interconnect |
Address Offset | See Table 14-237. | ||
Physical Address | 0x4500 107C 0x4500 207C | Instance | CLK2_STATCOLL0 CLK2_STATCOLL1 |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DUMP_ALARM_MODE4 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:2 | RESERVED | R | 0x0000 0000 | |
1:0 | DUMP_ALARM_MODE4 | Alarm Mode off/min/max/both Type: Control. Reset value: 0x0. | RW | 0x0 |
0x0: OFF | ||||
0x1: MIN | ||||
0x3: MAX | ||||
0x2: BOTH |
L3_MAIN Interconnect |
Address Offset | See Table 14-237. | ||
Physical Address | 0x4500 1080 0x4500 2080 | Instance | CLK2_STATCOLL0 CLK2_STATCOLL1 |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DUMP_ALARM_MODE5 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:2 | RESERVED | R | 0x0000 0000 | |
1:0 | DUMP_ALARM_MODE5 | Alarm Mode off/min/max/both Type: Control. Reset value: 0x0. | RW | 0x0 |
0x0: OFF | ||||
0x1: MIN | ||||
0x3: MAX | ||||
0x2: BOTH |
L3_MAIN Interconnect |
Address Offset | See Table 14-237. | ||
Physical Address | 0x4500 1084 | Instance | CLK2_STATCOLL0 |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DUMP_ALARM_MODE6 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:2 | RESERVED | R | 0x0000 0000 | |
1:0 | DUMP_ALARM_MODE6 | Alarm Mode off/min/max/both Type: Control. Reset value: 0x0. | RW | 0x0 |
0x0: OFF | ||||
0x1: MIN | ||||
0x3: MAX | ||||
0x2: BOTH |
L3_MAIN Interconnect |
Address Offset | See Table 14-237. | ||
Physical Address | 0x4500 1088 | Instance | CLK2_STATCOLL0 |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DUMP_ALARM_MODE7 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:2 | RESERVED | R | 0x0000 0000 | |
1:0 | DUMP_ALARM_MODE7 | Alarm Mode off/min/max/both Type: Control. Reset value: 0x0. | RW | 0x0 |
0x0: | ||||
0x1: | ||||
0x3: | ||||
0x2: |
L3_MAIN Interconnect |
Address Offset | See Table 14-237. | ||
Physical Address | 0x4500 108C 0x4500 208C 0x4500 308C 0x4500 508C 0x4500 608C 0x4500 708C 0x4500 808C 0x4500 908C 0x4500 A08C | Instance | CLK2_STATCOLL0 CLK2_STATCOLL1 CLK2_STATCOLL2 CLK2_STATCOLL4 CLK2_STATCOLL5 CLK2_STATCOLL6 CLK2_STATCOLL7 CLK2_STATCOLL8 CLK2_STATCOLL9 |
Description | |||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DUMP_CNT0 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | DUMP_CNT0 | Dump counter value Type: Status. Reset value: X. | R | 0x0 |
L3_MAIN Interconnect |
Address Offset | See Table 14-237. | ||
Physical Address | 0x4500 1090 0x4500 2090 0x4500 3090 0x4500 5090 0x4500 6090 0x4500 7090 0x4500 8090 0x4500 9090 0x4500 A090 | Instance | CLK2_STATCOLL0 CLK2_STATCOLL1 CLK2_STATCOLL2 CLK2_STATCOLL4 CLK2_STATCOLL5 CLK2_STATCOLL6 CLK2_STATCOLL7 CLK2_STATCOLL8 CLK2_STATCOLL9 |
Description | |||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DUMP_CNT1 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | DUMP_CNT1 | Dump counter value Type: Status. Reset value: X. | R | 0x0 |
L3_MAIN Interconnect |
Address Offset | See Table 14-237. | ||
Physical Address | 0x4500 1094 0x4500 2094 0x4500 3094 0x4500 5094 0x4500 6094 0x4500 7094 0x4500 8094 0x4500 9094 0x4500 A094 | Instance | CLK2_STATCOLL0 CLK2_STATCOLL1 CLK2_STATCOLL2 CLK2_STATCOLL4 CLK2_STATCOLL5 CLK2_STATCOLL6 CLK2_STATCOLL7 CLK2_STATCOLL8 CLK2_STATCOLL9 |
Description | |||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DUMP_CNT2 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | DUMP_CNT2 | Dump counter value Type: Status. Reset value: X. | R | 0x0 |
L3_MAIN Interconnect |
Address Offset | See Table 14-237. | ||
Physical Address | 0x4500 1098 0x4500 2098 0x4500 3098 0x4500 5098 0x4500 6098 0x4500 7098 0x4500 8098 0x4500 9098 0x4500 A098 | Instance | CLK2_STATCOLL0 CLK2_STATCOLL1 CLK2_STATCOLL2 CLK2_STATCOLL4 CLK2_STATCOLL5 CLK2_STATCOLL6 CLK2_STATCOLL7 CLK2_STATCOLL8 CLK2_STATCOLL9 |
Description | |||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DUMP_CNT3 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | DUMP_CNT3 | Dump counter value Type: Status. Reset value: X. | R | 0x0 |
L3_MAIN Interconnect |
Address Offset | See Table 14-237. | ||
Physical Address | 0x4500 109C 0x4500 209C | Instance | CLK2_STATCOLL0 CLK2_STATCOLL1 |
Description | |||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DUMP_CNT4 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | DUMP_CNT4 | Dump counter value Type: Status. Reset value: X. | R | 0x0 |
L3_MAIN Interconnect |
Address Offset | See Table 14-237. | ||
Physical Address | 0x4500 10A0 0x4500 20A0 | Instance | CLK2_STATCOLL0 CLK2_STATCOLL1 |
Description | |||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DUMP_CNT5 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | DUMP_CNT5 | Dump counter value Type: Status. Reset value: X. | R | 0x0 |
L3_MAIN Interconnect |
Address Offset | See Table 14-237. | ||
Physical Address | 0x4500 10A4 | Instance | CLK2_STATCOLL0 |
Description | |||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DUMP_CNT6 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | DUMP_CNT6 | Dump counter value Type: Status. Reset value: X. | R | 0x---- ---- |
L3_MAIN Interconnect |
Address Offset | See Table 14-237. | ||
Physical Address | 0x4500 10A8 | Instance | CLK2_STATCOLL0 |
Description | |||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DUMP_CNT7 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | DUMP_CNT7 | Dump counter value Type: Status. Reset value: X. | R | 0x---- ---- |
L3_MAIN Interconnect |
Address Offset | See Table 14-237. | ||
Physical Address | 0x4500 10AC + (0x158*i) 0x4500 20AC + (0x158*i) 0x4500 30AC + (0x158*i) 0x4500 50AC + (0x158*i) 0x4500 60AC + (0x158*i) 0x4500 70AC + (0x158*i) 0x4500 80AC + (0x158*i) 0x4500 90AC + (0x158*i) 0x4500 A0AC + (0x158*i) | Instance | CLK2_STATCOLL0 CLK2_STATCOLL1 CLK2_STATCOLL2 CLK2_STATCOLL4 CLK2_STATCOLL5 CLK2_STATCOLL6 CLK2_STATCOLL7 CLK2_STATCOLL8 CLK2_STATCOLL9 |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | FILTER_i_GLOBALEN |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:1 | RESERVED | Reserved | R | 0x0000 0000 |
0 | FILTER_i_GLOBALEN | Filter global enable Type: Control. Reset value: 0x0. | RW | 0 |
L3_MAIN Interconnect |
Address Offset | See Table 14-237. | ||
Physical Address | 0x4500 10B0 + (0x158*i) 0x4500 20B0 + (0x158*i) 0x4500 30B0 + (0x158*i) 0x4500 50B0 + (0x158*i) 0x4500 60B0 + (0x158*i) 0x4500 70B0 + (0x158*i) 0x4500 80B0 + (0x158*i) 0x4500 90B0 + (0x158*i) 0x4500 A0B0 + (0x158*i) | Instance | CLK2_STATCOLL0 CLK2_STATCOLL1 CLK2_STATCOLL2 CLK2_STATCOLL4 CLK2_STATCOLL5 CLK2_STATCOLL6 CLK2_STATCOLL7 CLK2_STATCOLL8 CLK2_STATCOLL9 |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | FILTER0_ADDRMIN |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:23 | RESERVED | R | 0x0000 0000 | |
22:0 | FILTER0_ADDRMIN | Min addr range Type: Control. Reset value: 0x0. | RW | 0x00 0000 |
L3_MAIN Interconnect |
Address Offset | See Table 14-237. | ||
Physical Address | 0x4500 10B4 + (0x158*i) 0x4500 20B4 + (0x158*i) 0x4500 30B4 + (0x158*i) 0x4500 50B4 + (0x158*i) 0x4500 60B4 + (0x158*i) 0x4500 70B4 + (0x158*i) 0x4500 80B4 + (0x158*i) 0x4500 90B4 + (0x158*i) 0x4500 A0B4 + (0x158*i) | Instance | CLK2_STATCOLL0 CLK2_STATCOLL1 CLK2_STATCOLL2 CLK2_STATCOLL4 CLK2_STATCOLL5 CLK2_STATCOLL6 CLK2_STATCOLL7 CLK2_STATCOLL8 CLK2_STATCOLL9 |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | FILTER0_ADDRMAX |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:23 | RESERVED | R | 0x0000 0000 | |
22:0 | FILTER0_ADDRMAX | Max addr range Type: Control. Reset value: 0x0. | RW | 0x00 0000 |
L3_MAIN Interconnect |
Address Offset | See Table 14-237. | ||
Physical Address | 0x4500 10B8 + (0x158*i) 0x4500 20B8 + (0x158*i) 0x4500 30B8 + (0x158*i) 0x4500 50B8 + (0x158*i) 0x4500 60B8 + (0x158*i) 0x4500 70B8 + (0x158*i) 0x4500 80B8 + (0x158*i) 0x4500 90B8 + (0x158*i) 0x4500 A0B8 + (0x158*i) | Instance | CLK2_STATCOLL0 CLK2_STATCOLL1 CLK2_STATCOLL2 CLK2_STATCOLL4 CLK2_STATCOLL5 CLK2_STATCOLL6 CLK2_STATCOLL7 CLK2_STATCOLL8 CLK2_STATCOLL9 |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | FILTER0_ADDREN |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:1 | RESERVED | R | 0bxxx xxxx xxxx xxxx xxxx xxxx xxxx xxxx | |
0 | FILTER0_ADDREN | max filtering enable Type: Control. Reset value: 0x0. | RW | 0 |
L3_MAIN Interconnect |
Address Offset | See Table 14-237. | ||
Physical Address | 0x4500 10BC + (0x158*i) + (0x44*k) 0x4500 20BC + (0x158*i) + (0x44*k) 0x4500 30BC + (0x158*i) + (0x44*k) 0x4500 50BC + (0x158*i) + (0x44*k) 0x4500 60BC + (0x158*i) + (0x44*k) 0x4500 70BC + (0x158*i) + (0x44*k) 0x4500 80BC + (0x158*i) + (0x44*k) 0x4500 90BC + (0x158*i) + (0x44*k) 0x4500 A0BC + (0x158*i) + (0x44*k) | Instance | CLK2_STATCOLL0 CLK2_STATCOLL1 CLK2_STATCOLL2 CLK2_STATCOLL4 CLK2_STATCOLL5 CLK2_STATCOLL6 CLK2_STATCOLL7 CLK2_STATCOLL8 CLK2_STATCOLL9 |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | FILTER_i_EN0 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:1 | RESERVED | Reserved | R | 0x0000 0000 |
0 | FILTER_i_EN0 | Enable filter stage 0 Type: Control. Reset value: 0x0. | RW | 0 |
L3_MAIN Interconnect |
Address Offset | See Table 14-237. | ||
Physical Address | 0x4500 10C8 + (0x158*i) + (0x44*m) 0x4500 20C8 + (0x158*i) + (0x44*m) 0x4500 30C8 + (0x158*i) + (0x44*m) 0x4500 50C8 + (0x158*i) + (0x44*m) 0x4500 60C8 + (0x158*i) + (0x44*m) 0x4500 70C8 + (0x158*i) + (0x44*m) 0x4500 80C8 + (0x158*i) + (0x44*m) 0x4500 90C8 + (0x158*i) + (0x44*m) 0x4500 A0C8 + (0x158*i) + (0x44*m) | Instance | CLK2_STATCOLL0 CLK2_STATCOLL1 CLK2_STATCOLL2 CLK2_STATCOLL4 CLK2_STATCOLL5 CLK2_STATCOLL6 CLK2_STATCOLL7 CLK2_STATCOLL8 CLK2_STATCOLL9 |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | FILTER_i_MASK_m_MSTADDR |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:8 | RESERVED | Reserved | R | 0x000000 |
7:0 | FILTER_i_MASK_m_MSTADDR | Mask/Match of MstAddr Type: Control. Reset value: 0x0. | RW | 0x00 |
L3_MAIN Interconnect |
Address Offset | See Table 14-237. | ||
Physical Address | 0x4500 10C0 + (0x158*i) + (0x44*m) 0x4500 20C0 + (0x158*i) + (0x44*m) 0x4500 30C0 + (0x158*i) + (0x44*m) 0x4500 50C0 + (0x158*i) + (0x44*m) 0x4500 60C0 + (0x158*i) + (0x44*m) 0x4500 70C0 + (0x158*i) + (0x44*m) 0x4500 80C0 + (0x158*i) + (0x44*m) 0x4500 90C0 + (0x158*i) + (0x44*m) 0x4500 A0C0 + (0x158*i) + (0x44*m) | Instance | CLK2_STATCOLL0 CLK2_STATCOLL1 CLK2_STATCOLL2 CLK2_STATCOLL4 CLK2_STATCOLL5 CLK2_STATCOLL6 CLK2_STATCOLL7 CLK2_STATCOLL8 CLK2_STATCOLL9 |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | FILTER_i_MASK_m_RD |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:1 | RESERVED | Reserved | R | 0x0000 0000 |
0 | FILTER_i_MASK_m_RD | Mask/Match of Rd Type: Control. Reset value: 0x0. | RW | 0 |
L3_MAIN Interconnect |
Address Offset | See Table 14-237. | ||
Physical Address | 0x4500 10C4 + (0x158*i) + (0x44*m) 0x4500 20C4 + (0x158*i) + (0x44*m) 0x4500 30C4 + (0x158*i) + (0x44*m) 0x4500 50C4 + (0x158*i) + (0x44*m) 0x4500 60C4 + (0x158*i) + (0x44*m) 0x4500 70C4 + (0x158*i) + (0x44*m) 0x4500 80C4 + (0x158*i) + (0x44*m) 0x4500 90C4 + (0x158*i) + (0x44*m) 0x4500 A0C4 + (0x158*i) + (0x44*m) | Instance | CLK2_STATCOLL0 CLK2_STATCOLL1 CLK2_STATCOLL2 CLK2_STATCOLL4 CLK2_STATCOLL5 CLK2_STATCOLL6 CLK2_STATCOLL7 CLK2_STATCOLL8 CLK2_STATCOLL9 |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | FILTER_i_MASK_m_WR |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:1 | RESERVED | Reserved | R | 0x0000 0000 |
0 | FILTER_i_MASK_m_WR | Mask/Match of Wr Type: Control. Reset value: 0x0. | RW | 0 |
L3_MAIN Interconnect |
Address Offset | See Table 14-237. | ||
Physical Address | 0x4500 10D0 + (0x158*i) + (0x44*m) 0x4500 20D0 + (0x158*i) + (0x44*m) 0x4500 30D0 + (0x158*i) + (0x44*m) 0x4500 50D0 + (0x158*i) + (0x44*m) 0x4500 60D0 + (0x158*i) + (0x44*m) 0x4500 70D0 + (0x158*i) + (0x44*m) 0x4500 80D0 + (0x158*i) + (0x44*m) 0x4500 90D0 + (0x158*i) + (0x44*m) 0x4500 A0D0 + (0x158*i) + (0x44*m) | Instance | CLK2_STATCOLL0 CLK2_STATCOLL1 CLK2_STATCOLL2 CLK2_STATCOLL4 CLK2_STATCOLL5 CLK2_STATCOLL6 CLK2_STATCOLL7 CLK2_STATCOLL8 CLK2_STATCOLL9 |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | FILTER_i_MASK_m_ERR |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:1 | RESERVED | Reserved | R | 0x0000 0000 |
0 | FILTER_i_MASK_m_ERR | Mask/Match of Err Type: Control. Reset value: 0x0. | RW | 0 |
L3_MAIN Interconnect |
Address Offset | See Table 14-237. | ||
Physical Address | 0x4500 10D4 + (0x158*i) + (0x44*m) | Instance | CLK2_STATCOLL0 |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | FILTER_i_MASK_m_USERINFO |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:18 | RESERVED | Reserved | R | 0x0000 |
17:0 | FILTER_i_MASK_m_USERINFO | Mask/Match of UserInfo Type: Control. Reset value: 0x0. | RW | 0x00000 |
L3_MAIN Interconnect |
Address Offset | See Table 14-237. | ||
Physical Address | 0x4500 20CC + (0x158*i) + (0x44*m) 0x4500 30CC + (0x158*i) + (0x44*m) 0x4500 50CC + (0x158*i) + (0x44*m) 0x4500 60CC + (0x158*i) + (0x44*m) 0x4500 70CC + (0x158*i) + (0x44*m) 0x4500 80CC + (0x158*i) + (0x44*m) 0x4500 90CC + (0x158*i) + (0x44*m) 0x4500 A0CC + (0x158*i) + (0x44*m) | Instance | CLK2_STATCOLL1 CLK2_STATCOLL2 CLK2_STATCOLL4 CLK2_STATCOLL5 CLK2_STATCOLL6 CLK2_STATCOLL7 CLK2_STATCOLL8 CLK2_STATCOLL9 |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | FILTER_i_MASK_m_SLVADDR |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:7 | RESERVED | R | 0x0000 0000 | |
6:0 | FILTER_i_MASK_m_SLVADDR | Mask/Match of SlvAddr Type: Control. Reset value: 0x0. | RW | 0x00 |
L3_MAIN Interconnect |
Address Offset | See Table 14-237. | ||
Physical Address | 0x4500 20D4 + (0x158*i) + (0x44*m) 0x4500 30D4 + (0x158*i) + (0x44*m) 0x4500 50D4 + (0x158*i) + (0x44*m) 0x4500 60D4 + (0x158*i) + (0x44*m) 0x4500 70D4 + (0x158*i) + (0x44*m) 0x4500 80D4 + (0x158*i) + (0x44*m) 0x4500 90D4 + (0x158*i) + (0x44*m) 0x4500 A0D4 + (0x158*i) + (0x44*m) | Instance | CLK2_STATCOLL1 CLK2_STATCOLL2 CLK2_STATCOLL4 CLK2_STATCOLL5 CLK2_STATCOLL6 CLK2_STATCOLL7 CLK2_STATCOLL8 CLK2_STATCOLL9 |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | FILTER_i_MASK_m_REQUSERINFO |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:28 | RESERVED | R | 0x0000 0000 | |
27:0 | FILTER_i_MASK_m_REQUSERINFO | Mask/Match of ReqUserInfo Type: Control. Reset value: 0x0. | RW | 0x00 |
L3_MAIN Interconnect |
Address Offset | See Table 14-237. | ||
Physical Address | 0x4500 20D8 + (0x158*i) + (0x44*m) 0x4500 30D8 + (0x158*i) + (0x44*m) 0x4500 50D8 + (0x158*i) + (0x44*m) 0x4500 60D8 + (0x158*i) + (0x44*m) 0x4500 70D8 + (0x158*i) + (0x44*m) 0x4500 80D8 + (0x158*i) + (0x44*m) 0x4500 90D8 + (0x158*i) + (0x44*m) 0x4500 A0D8 + (0x158*i) + (0x44*m) | Instance | CLK2_STATCOLL1 CLK2_STATCOLL2 CLK2_STATCOLL4 CLK2_STATCOLL5 CLK2_STATCOLL6 CLK2_STATCOLL7 CLK2_STATCOLL8 CLK2_STATCOLL9 |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | FILTER_i_MASK_m_RSPUSERINFO |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:3 | RESERVED | R | 0x0000 0000 | |
2:0 | FILTER_i_MASK_m_RSPUSERINFO | Mask/Match of RspUserInfo Type: Control. Reset value: 0x0. | RW | 0x0 |
L3_MAIN Interconnect |
Address Offset | See Table 14-237. | ||
Physical Address | 0x4500 10E8 + (0x158*i) + (0x44*m) 0x4500 20E8 + (0x158*i) + (0x44*m) 0x4500 30E8 + (0x158*i) + (0x44*m) 0x4500 50E8 + (0x158*i) + (0x44*m) 0x4500 60E8 + (0x158*i) + (0x44*m) 0x4500 70E8 + (0x158*i) + (0x44*m) 0x4500 80E8 + (0x158*i) + (0x44*m) 0x4500 90E8 + (0x158*i) + (0x44*m) 0x4500 A0E8 + (0x158*i) + (0x44*m) | Instance | CLK2_STATCOLL0 CLK2_STATCOLL1 CLK2_STATCOLL2 CLK2_STATCOLL4 CLK2_STATCOLL5 CLK2_STATCOLL6 CLK2_STATCOLL7 CLK2_STATCOLL8 CLK2_STATCOLL9 |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | FILTER_i_MATCH_m_MSTADDR |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:8 | RESERVED | Reserved | R | 0x000000 |
7:0 | FILTER_i_MATCH_m_MSTADDR | Mask/Match of MstAddr Type: Control. Reset value: 0x0. | RW | 0x00 |
L3_MAIN Interconnect |
Address Offset | See Table 14-237. | ||
Physical Address | 0x4500 20EC + (0x158*i) + (0x44*m) 0x4500 30EC + (0x158*i) + (0x44*m) 0x4500 50EC + (0x158*i) + (0x44*m) 0x4500 60EC + (0x158*i) + (0x44*m) 0x4500 70EC + (0x158*i) + (0x44*m) 0x4500 80EC + (0x158*i) + (0x44*m) 0x4500 90EC + (0x158*i) + (0x44*m) 0x4500 A0EC + (0x158*i) + (0x44*m) | Instance | CLK2_STATCOLL1 CLK2_STATCOLL2 CLK2_STATCOLL4 CLK2_STATCOLL5 CLK2_STATCOLL6 CLK2_STATCOLL7 CLK2_STATCOLL8 CLK2_STATCOLL9 |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | FILTER0_MATCH0_SLVADDR |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:5 | RESERVED | R | 0x0000 0000 | |
4:0 | FILTER0_MATCH0_SLVADDR | Mask/Match of SlvAddr Type: Control. Reset value: 0x0. | RW | 0x00 |
L3_MAIN Interconnect |
Address Offset | See Table 14-237. | ||
Physical Address | 0x4500 10E0 + (0x158*i) + (0x44*m) 0x4500 20E0 + (0x158*i) + (0x44*m) 0x4500 30E0 + (0x158*i) + (0x44*m) 0x4500 50E0 + (0x158*i) + (0x44*m) 0x4500 60E0 + (0x158*i) + (0x44*m) 0x4500 70E0 + (0x158*i) + (0x44*m) 0x4500 80E0 + (0x158*i) + (0x44*m) 0x4500 90E0 + (0x158*i) + (0x44*m) 0x4500 A0E0 + (0x158*i) + (0x44*m) | Instance | CLK2_STATCOLL0 CLK2_STATCOLL1 CLK2_STATCOLL2 CLK2_STATCOLL4 CLK2_STATCOLL5 CLK2_STATCOLL6 CLK2_STATCOLL7 CLK2_STATCOLL8 CLK2_STATCOLL9 |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | FILTER_i_MATCH_m_RD |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:1 | RESERVED | Reserved | R | 0x0000 0000 |
0 | FILTER_i_MATCH_m_RD | Mask/Match of Rd Type: Control. Reset value: 0x0. | RW | 0 |
L3_MAIN Interconnect |
Address Offset | See Table 14-237. | ||
Physical Address | 0x4500 10E4 + (0x158*i) + (0x44*m) 0x4500 20E4 + (0x158*i) + (0x44*m) 0x4500 30E4 + (0x158*i) + (0x44*m) 0x4500 50E4 + (0x158*i) + (0x44*m) 0x4500 60E4 + (0x158*i) + (0x44*m) 0x4500 70E4 + (0x158*i) + (0x44*m) 0x4500 80E4 + (0x158*i) + (0x44*m) 0x4500 90E4 + (0x158*i) + (0x44*m) 0x4500 A0E4 + (0x158*i) + (0x44*m) | Instance | CLK2_STATCOLL0 CLK2_STATCOLL1 CLK2_STATCOLL2 CLK2_STATCOLL4 CLK2_STATCOLL5 CLK2_STATCOLL6 CLK2_STATCOLL7 CLK2_STATCOLL8 CLK2_STATCOLL9 |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | FILTER_i_MATCH_m_WR |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:1 | RESERVED | Reserved | R | 0x0000 0000 |
0 | FILTER_i_MATCH_m_WR | Mask/Match of Wr Type: Control. Reset value: 0x0. | RW | 0 |
L3_MAIN Interconnect |
Address Offset | See Table 14-237. | ||
Physical Address | 0x4500 10F0 + (0x158*i) + (0x44*m) 0x4500 20F0 + (0x158*i) + (0x44*m) 0x4500 30F0 + (0x158*i) + (0x44*m) 0x4500 50F0 + (0x158*i) + (0x44*m) 0x4500 60F0 + (0x158*i) + (0x44*m) 0x4500 70F0 + (0x158*i) + (0x44*m) 0x4500 80F0 + (0x158*i) + (0x44*m) 0x4500 90F0 + (0x158*i) + (0x44*m) 0x4500 A0F0 + (0x158*i) + (0x44*m) | Instance | CLK2_STATCOLL0 CLK2_STATCOLL1 CLK2_STATCOLL2 CLK2_STATCOLL4 CLK2_STATCOLL5 CLK2_STATCOLL6 CLK2_STATCOLL7 CLK2_STATCOLL8 CLK2_STATCOLL9 |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | FILTER_i_MATCH_m_ERR |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:1 | RESERVED | Reserved | R | 0x0000 0000 |
0 | FILTER_i_MATCH_m_ERR | Mask/Match of Err Type: Control. Reset value: 0x0. | RW | 0 |
L3_MAIN Interconnect |
Address Offset | See Table 14-237. | ||
Physical Address | 0x4500 10F4 + (0x158*i) + (0x44*m) | Instance | CLK2_STATCOLL0 |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | FILTER_i_MATCH_m_USERINFO |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:18 | RESERVED | Reserved | R | 0x0000 |
17:0 | FILTER_i_MATCH_m_USERINFO | Mask/Match of UserInfo Type: Control. Reset value: 0x0. | RW | 0x00000 |
L3_MAIN Interconnect |
Address Offset | See Table 14-237. | ||
Physical Address | 0x4500 20F4 + (0x158*i) + (0x44*m) 0x4500 30F4 + (0x158*i) + (0x44*m) 0x4500 50F4 + (0x158*i) + (0x44*m) 0x4500 260F4 + (0x158*i) + (0x44*m) 0x4500 70F4 + (0x158*i) + (0x44*m) 0x4500 80F4 + (0x158*i) + (0x44*m) 0x4500 90F4 + (0x158*i) + (0x44*m) 0x4500 A0F4 + (0x158*i) + (0x44*m) | Instance | CLK2_STATCOLL1 CLK2_STATCOLL2 CLK2_STATCOLL4 CLK2_STATCOLL5 CLK2_STATCOLL6 CLK2_STATCOLL7 CLK2_STATCOLL8 CLK2_STATCOLL9 |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | FILTER_i_MASK_m_REQUSERINFO |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:28 | RESERVED | R | 0x0000 0000 | |
27:0 | FILTER_i_MASK_m_REQUSERINFO | Mask/Match of ReqUserInfo Type: Control. Reset value: 0x0. | RW | 0x00 |
L3_MAIN Interconnect |
Address Offset | See Table 14-237. | ||
Physical Address | 0x4500 20F8 + (0x158*i) + (0x44*m) 0x4500 30F8 + (0x158*i) + (0x44*m) 0x4500 50F8 + (0x158*i) + (0x44*m) 0x4500 60F8 + (0x158*i) + (0x44*m) 0x4500 70F8 + (0x158*i) + (0x44*m) 0x4500 80F8 + (0x158*i) + (0x44*m) 0x4500 90F8 + (0x158*i) + (0x44*m) 0x4500 A0F8 + (0x158*i) + (0x44*m) | Instance | CLK2_STATCOLL1 CLK2_STATCOLL2 CLK2_STATCOLL4 CLK2_STATCOLL5 CLK2_STATCOLL6 CLK2_STATCOLL7 CLK2_STATCOLL8 CLK2_STATCOLL9 |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | FILTER_i_MASK_m_RSPUSERINFO |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:3 | RESERVED | R | 0x0000 0000 | |
2:0 | FILTER_i_MASK_m_RSPUSERINFO | Mask/Match of RspUserInfo Type: Control. Reset value: 0x0. | RW | 0x0 |
L3_MAIN Interconnect |
Address Offset | See Table 14-237. | ||
Physical Address | 0x4500 11F0 + (0x158*i) 0x4500 21F0 + (0x158*i) 0x4500 31F0 + (0x158*i) 0x4500 51F0 + (0x158*i) 0x4500 61F0 + (0x158*i) 0x4500 71F0 + (0x158*i) 0x4500 81F0 + (0x158*i) 0x4500 91F0 + (0x158*i) 0x4500 A1F0 + (0x158*i) | Instance | CLK2_STATCOLL0 CLK2_STATCOLL1 CLK2_STATCOLL2 CLK2_STATCOLL4 CLK2_STATCOLL5 CLK2_STATCOLL6 CLK2_STATCOLL7 CLK2_STATCOLL8 CLK2_STATCOLL9 |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | OP_i_THRESHOLD_MINVAL |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:13 | RESERVED | Reserved | R | 0x00000 |
12:0 | OP_i_THRESHOLD_MINVAL | Min value Type: Control. Reset value: 0x0. | RW | 0x000 |
L3_MAIN Interconnect |
Address Offset | See Table 14-237. | ||
Physical Address | 0x4500 11F4 + (0x158*i) 0x4500 21F4 + (0x158*i) 0x4500 31F4 + (0x158*i) 0x4500 51F4 + (0x158*i) 0x4500 61F4 + (0x158*i) 0x4500 71F4 + (0x158*i) 0x4500 81F4 + (0x158*i) 0x4500 91F4 + (0x158*i) 0x4500 A1F4 + (0x158*i) | Instance | CLK2_STATCOLL0 CLK2_STATCOLL1 CLK2_STATCOLL2 CLK2_STATCOLL4 CLK2_STATCOLL5 CLK2_STATCOLL6 CLK2_STATCOLL7 CLK2_STATCOLL8 CLK2_STATCOLL9 |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | OP_i_THRESHOLD_MAXVAL |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:13 | RESERVED | Reserved | R | 0x00000 |
12:0 | OP_i_THRESHOLD_MAXVAL | Max value Type: Control. Reset value: 0x0. | RW | 0x000 |
L3_MAIN Interconnect |
Address Offset | See Table 14-237. | ||
Physical Address | 0x4500 11F8 + (0x158*i) 0x4500 21F8 + (0x158*i) 0x4500 31F8 + (0x158*i) 0x4500 51F8 + (0x158*i) 0x4500 61F8 + (0x158*i) 0x4500 71F8 + (0x158*i) 0x4500 81F8 + (0x158*i) 0x4500 91F8 + (0x158*i) 0x4500 A1F8 + (0x158*i) | Instance | CLK2_STATCOLL0 CLK2_STATCOLL1 CLK2_STATCOLL2 CLK2_STATCOLL4 CLK2_STATCOLL5 CLK2_STATCOLL6 CLK2_STATCOLL7 CLK2_STATCOLL8 CLK2_STATCOLL9 |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | OP_i_EVTINFOSEL |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:2 | RESERVED | Reserved | R | 0x0000 0000 |
1:0 | OP_i_EVTINFOSEL | Select event info data to add to counter (len/press or latency) Type: Control. Reset value: 0x0. | RW | 0x0 |
0x0: Select len from event info list | ||||
0x1: Select pressure if available from event info list | ||||
0x2: Select latency if available from event info list |
L3_MAIN Interconnect |
Address Offset | See Table 14-237. | ||
Physical Address | 0x4500 11FC + (0x158*i) 0x4500 21FC + (0x158*i) 0x4500 31FC + (0x158*i) 0x4500 51FC + (0x158*i) 0x4500 61FC + (0x158*i) 0x4500 71FC + (0x158*i) 0x4500 81FC + (0x158*i) 0x4500 91FC + (0x158*i) 0x4500 A1FC + (0x158*i) | Instance | CLK2_STATCOLL0 CLK2_STATCOLL1 CLK2_STATCOLL2 CLK2_STATCOLL4 CLK2_STATCOLL5 CLK2_STATCOLL6 CLK2_STATCOLL7 CLK2_STATCOLL8 CLK2_STATCOLL9 |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | OP_i_SEL |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:4 | RESERVED | Reserved | R | 0x0000000 |
3:0 | OP_i_SEL | Select logical operation Type: Control. Reset value: 0x0. | RW | 0x0 |
0x0: Increment counter on each mask/match filter hit | ||||
0x1: Increment counter on each min/max level hit | ||||
0x2: Add to counter the selected event info value (len/press or latency) | ||||
0x3: increment counter when all filter event hits (And(Fi)) | ||||
0x4: Increment counter if any of filter event hits (Or(Fi)) | ||||
0x5: Add to counter the number of current request event that hit | ||||
0x6: Add to counter the number of current response event that hit | ||||
0x7: Add to counter the number of all event that hit | ||||
0x8:Increment counter on each selected external event hit |
L3_MAIN Interconnect |