SPRUHZ7K August 2015 – April 2024 AM5706 , AM5708 , AM5716 , AM5718 , AM5718-HIREL
Table 3-239 lists the static dependency of the clock domain with respect to other clock domains of the device.
Clock Domain Name | Default Setting | Control Bit Field | Access Type |
---|---|---|---|
CD_DSS | Disabled | CM_IPU1_STATICDEP[8] DSS_STATDEP | Read/write |
CD_GPU | Disabled | CM_IPU1_STATICDEP[10] GPU_STATDEP | Read/write |
CD_CAM | Alway disabled | CM_IPU1_STATICDEP[9] CAM_STATDEP | Read only |
CD_IVA | Disabled | CM_IPU1_STATICDEP[2] IVA_STATDEP | Read/write |
CD_L3_MAIN1 | Enabled | CM_IPU1_STATICDEP[5] L3MAIN1_STATDEP | Read/write |
CD_L3INIT | Disabled | CM_IPU1_STATICDEP[7] L3INIT_STATDEP | Read/write |
CD_L4_CFG | Enabled | CM_IPU1_STATICDEP[12] L4CFG_STATDEP | Read/write |
CD_L4PER1 | Disabled | CM_IPU1_STATICDEP[13] L4PER_STATDEP | Read/write |
CD_L4PER2 | Disabled | CM_IPU1_STATICDEP[26] L4PER2_STATDEP | Read/write |
CD_L4PER3 | Disabled | CM_IPU1_STATICDEP[27] L4PER3_STATDEP | Read/write |
CD_L4SEC | Disabled | CM_IPU1_STATICDEP[14] L4SEC_STATDEP | Read/write |
CD_EMIF | Enabled | CM_IPU1_STATICDEP[4] EMIF_STATDEP | Read/write |
CD_DMA | Alway disabled | CM_IPU1_STATICDEP[11] SDMA_STATDEP | Read only |
CD_IPU | Disabled | CM_IPU1_STATICDEP[24] IPU_STATDEP | Read/write |
CD_IPU2 | Disabled | CM_IPU1_STATICDEP[0] IPU2_STATDEP | Read/write |
CD_DSP1 | Disabled | CM_IPU1_STATICDEP[1] DSP1_STATDEP | Read/write |
CD_WKUPAON | Enabled | CM_IPU1_STATICDEP[15] WKUPAON_STATDEP | Read/write |
CD_COREAON | Alway disabled | CM_IPU1_STATICDEP[16] COREAON_STATDEP | Read only |
CD_CUSTEFUSE | Alway disabled | CM_IPU1_STATICDEP[17] CUSTEFUSE_STATDEP | Read only |
CD_GMAC | Disabled | CM_IPU1_STATICDEP[25] GMAC_STATDEP | Read/write |
CD_VPE | Enabled | CM_IPU1_STATICDEP[28] VPE_STATDEP | Read/write |
CD_PCIE | Enabled | CM_IPU1_STATICDEP[29] PCIE_STATDEP | Read/write |
CD_ATL | Enabled | CM_IPU1_STATICDEP[30] ATL_STATDEP | Read/write |