SPRUHZ7K August 2015 – April 2024 AM5706 , AM5708 , AM5716 , AM5718 , AM5718-HIREL
Address Offset | 0x0000 0000 | ||
Physical Address | 0x4A00 5E00 | Instance | CM_CORE_AON__RESTORE |
Description | Second address map for register CM_CLKSEL_CORE. Used only by automatic restore upon wakeup from device OFF mode. | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESTORE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | RESTORE | See CM_CLKSEL_CORE register. | RW | 0x0 |
Address Offset | 0x0000 0004 | ||
Physical Address | 0x4A00 5E04 | Instance | CM_CORE_AON__RESTORE |
Description | Second address map for register CM_DIV_M2_DPLL_CORE. Used only by automatic restore upon wakeup from device OFF mode. | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESTORE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | RESTORE | See CM_DIV_M2_DPLL_CORE register. | RW | 0x1 |
Address Offset | 0x0000 0008 | ||
Physical Address | 0x4A00 5E08 | Instance | CM_CORE_AON__RESTORE |
Description | Second address map for register CM_DIV_M3_DPLL_CORE. Used only by automatic restore upon wakeup from device OFF mode. | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESTORE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | RESTORE | See CM_DIV_M3_DPLL_CORE register. | RW | 0x1 |
Address Offset | 0x0000 000C | ||
Physical Address | 0x4A00 5E0C | Instance | CM_CORE_AON__RESTORE |
Description | Second address map for register CM_DIV_H11_DPLL_CORE. Used only by automatic restore upon wakeup from device OFF mode. | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESTORE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | RESTORE | See CM_DIV_H11_DPLL_CORE register. | RW | 0x4 |
Address Offset | 0x0000 0010 | ||
Physical Address | 0x4A00 5E10 | Instance | CM_CORE_AON__RESTORE |
Description | Second address map for register CM_DIV_H12_DPLL_CORE. Used only by automatic restore upon wakeup from device OFF mode. | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESTORE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | RESTORE | See CM_DIV_H12_DPLL_CORE register. | RW | 0x4 |
Address Offset | 0x0000 0014 | ||
Physical Address | 0x4A00 5E14 | Instance | CM_CORE_AON__RESTORE |
Description | Second address map for register CM_DIV_H13_DPLL_CORE. Used only by automatic restore upon wakeup from device OFF mode. | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESTORE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | RESTORE | See CM_DIV_H13_DPLL_CORE register. | RW | 0x4 |
Address Offset | 0x0000 0018 | ||
Physical Address | 0x4A00 5E18 | Instance | CM_CORE_AON__RESTORE |
Description | Second address map for register CM_DIV_H14_DPLL_CORE. Used only by automatic restore upon wakeup from device OFF mode. | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESTORE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | RESTORE | See CM_DIV_H14_DPLL_CORE register. | RW | 0x4 |
Address Offset | 0x0000 001C | ||
Physical Address | 0x4A00 5E1C | Instance | CM_CORE_AON__RESTORE |
Description | Second address map for register CM_DIV_H21_DPLL_CORE. Used only by automatic restore upon wakeup from device OFF mode. | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESTORE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | RESTORE | See CM_DIV_H21_DPLL_CORE register. | RW | 0x4 |
Address Offset | 0x0000 0020 | ||
Physical Address | 0x4A00 5E20 | Instance | CM_CORE_AON__RESTORE |
Description | Second address map for register CM_DIV_H22_DPLL_CORE. Used only by automatic restore upon wakeup from device OFF mode. | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESTORE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | RESTORE | See CM_DIV_H22_DPLL_CORE register. | RW | 0x4 |
Address Offset | 0x0000 0024 | ||
Physical Address | 0x4A00 5E24 | Instance | CM_CORE_AON__RESTORE |
Description | Second address map for register CM_DIV_H23_DPLL_CORE. Used only by automatic restore upon wakeup from device OFF mode. | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESTORE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | RESTORE | See CM_DIV_H23_DPLL_CORE register. | RW | 0x8 |
Address Offset | 0x0000 0028 | ||
Physical Address | 0x4A00 5E28 | Instance | CM_CORE_AON__RESTORE |
Description | Second address map for register CM_DIV_H24_DPLL_CORE. Used only by automatic restore upon wakeup from device OFF mode. | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESTORE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | RESTORE | See CM_DIV_H24_DPLL_CORE register. | RW | 0x8 |
Address Offset | 0x0000 002C | ||
Physical Address | 0x4A00 5E2C | Instance | CM_CORE_AON__RESTORE |
Description | Second address map for register CM_CLKSEL_DPLL_CORE. Used only by automatic restore upon wakeup from device OFF mode. | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESTORE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | RESTORE | See CM_CLKSEL_DPLL_CORE register. | RW | 0x0 |
Address Offset | 0x0000 0030 | ||
Physical Address | 0x4A00 5E30 | Instance | CM_CORE_AON__RESTORE |
Description | Second address map for register CM_SSC_DELTAMSTEP_DPLL_CORE. Used only by automatic restore upon wakeup from device OFF mode. [warm reset insensitive] | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESTORE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | RESTORE | See CM_SSC_DELTAMSTEP_DPLL_CORE register. | RW | 0x0 |
Address Offset | 0x0000 0034 | ||
Physical Address | 0x4A00 5E34 | Instance | CM_CORE_AON__RESTORE |
Description | Second address map for register CM_SSC_MODFREQDIV_DPLL_CORE. Used only by automatic restore upon wakeup from device OFF mode. [warm reset insensitive] | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESTORE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | RESTORE | See CM_SSC_MODFREQDIV_DPLL_CORE register. | RW | 0x0 |
Address Offset | 0x0000 0038 | ||
Physical Address | 0x4A00 5E38 | Instance | CM_CORE_AON__RESTORE |
Description | Second address map for register CM_CLKMODE_DPLL_CORE. Used only by automatic restore upon wakeup from device OFF mode. | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESTORE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | RESTORE | See CM_CLKMODE_DPLL_CORE register. | RW | 0x4 |
Address Offset | 0x0000 003C | ||
Physical Address | 0x4A00 5E3C | Instance | CM_CORE_AON__RESTORE |
Description | Second address map for register CM_SHADOW_FREQ_CONFIG2. Used only by automatic restore upon wakeup from device OFF mode. | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESTORE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | RESTORE | See CM_SHADOW_FREQ_CONFIG2 register. | RW | 0x20 |
Address Offset | 0x0000 0040 | ||
Physical Address | 0x4A00 5E40 | Instance | CM_CORE_AON__RESTORE |
Description | Second address map for register CM_SHADOW_FREQ_CONFIG1. Used only by automatic restore upon wakeup from device OFF mode. | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESTORE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | RESTORE | See CM_SHADOW_FREQ_CONFIG1 register. | RW | 0xc0c |
Address Offset | 0x0000 0044 | ||
Physical Address | 0x4A00 5E44 | Instance | CM_CORE_AON__RESTORE |
Description | Second address map for register CM_AUTOIDLE_DPLL_CORE. Used only by automatic restore upon wakeup from device OFF mode. | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESTORE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | RESTORE | See CM_AUTOIDLE_DPLL_CORE register. | RW | 0x0 |
Address Offset | 0x0000 0048 | ||
Physical Address | 0x4A00 5E48 | Instance | CM_CORE_AON__RESTORE |
Description | Second address map for register CM_MPU_CLKSTCTRL. Used only by automatic restore upon wakeup from device OFF mode. | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESTORE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | RESTORE | See CM_MPU_CLKSTCTRL register. | RW | 0x0 |
Address Offset | 0x0000 004C | ||
Physical Address | 0x4A00 5E4C | Instance | CM_CORE_AON__RESTORE |
Description | Second address map for register CM_CM_CORE_AON_PROFILING_CLKCTRL. Used only by automatic restore upon wakeup from device OFF mode. [warm reset insensitive] | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESTORE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | RESTORE | See CM_CM_CORE_AON_PROFILING_CLKCTRL register. | RW | 0x30001 |
Address Offset | 0x0000 0050 | ||
Physical Address | 0x4A00 5E50 | Instance | CM_CORE_AON__RESTORE |
Description | Second address map for register CM_DYN_DEP_PRESCAL. Used only by automatic restore upon wakeup from device OFF mode. | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESTORE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | RESTORE | See CCM_DYN_DEP_PRESCAL register. | RW | 0x20 |