SPRUHZ7K August 2015 – April 2024 AM5706 , AM5708 , AM5716 , AM5718 , AM5718-HIREL
Table 14-21 summarizes the configuration of the L3_MAIN firewalls.
Device/Region: 0 | ||||||
---|---|---|---|---|---|---|
Permission Type | Reset Value | Reset Value | Reset Type | Run Time | Firewall Register (where j = 0) | Control Module Register |
ACCESS_ PERMISSION | All | 0xFFF | Exported | Configurable | MRM_PERMISSION_REGION_LOW_j[11:0] | CTRL_CORE_L3_HW_FW_ EXPORTED_VALUES_CONF_LOCK_1[k] CTRL_CORE_L3_HW_FW_ EXPORTED_VALUES_CONF_LOCK_2[j] |
DEBUG_ PERMISSION | All | 0xF | Exported | Configurable | MRM_PERMISSION_REGION_LOW_j[15:12] | CTRL_CORE_L3_HW_FW_ EXPORTED_VALUES_CONF_LOCK_1[k] CTRL_CORE_L3_HW_FW_ EXPORTED_VALUES_CONF_LOCK_2[j] |
INITIATOR_ PERMISSION | All | 0xFFFFFFFF | Tied | Configurable | MRM_PERMISSION_REGION_HIGH_j[31:0] | N/A |
For the values of k and j see Table 14-22, Table 14-13 and Table 14-14.
Variable Value | Module Name | Regions |
---|---|---|
k | ||
[0] | GPMC | 8 |
[3] | OCMC RAM1 | 16 |
[4] | DSS | 8 |
[6] | GPU | 1 |
[7] | IVAHD SL2IF | 4 |
[8] | IVAHD CONFIG | 1 |
[11] | EMIF | 8 |
[12] | DEBUGSS | 1 |
[13] | CT_TBR | 1 |
[20] | PCIESS1 | 8 |
[21] | PCIESS2 | 8 |
[22] | IPU1 | 4 |
[23] | IPU2 | 4 |
[24] | VCP1(1) | 1 |
[25] | VCP2(1) | 1 |
[26] | MCASP1 | 1 |
[27] | MCASP2 | 1 |
[28] | MCASP3 | 1 |
[31] | BB2D | 1 |
j | ||
[0 ] | DSP1 | 1 |
[6] | PRU-ICSS1 | 1 |
[7] | PRU-ICSS2 | 1 |
[8] | QSPI | 1 |
[9] | EDMA TC | 1 |
[10] | EDMA TPCC | 1 |