SPRUHZ7K August 2015 – April 2024 AM5706 , AM5708 , AM5716 , AM5718 , AM5718-HIREL
While the DSP1_SYSTEM is a part of the device L3_MAIN memory space, the DSP_SYSTEM addresses are visible only within the DSP_ICFG internal configuration space (visible only to C66x CPU and debug logic).
Register Name | Type | Register Width (Bits) | Address Offset | DSP_SYSTEM Physical Address L3_MAIN Interconnect | DSP1_SYSTEM Physical Address L3_MAIN Interconnect |
---|---|---|---|---|---|
DSP_SYS_REVISION | R | 32 | 0x0000 0000 | 0x01D0 0000 | 0x40D0 0000 |
DSP_SYS_HWINFO | R | 32 | 0x0000 0004 | 0x01D0 0004 | 0x40D0 0004 |
DSP_SYS_SYSCONFIG | RW | 32 | 0x0000 0008 | 0x01D0 0008 | 0x40D0 0008 |
DSP_SYS_STAT | R | 32 | 0x0000 000C | 0x01D0 000C | 0x40D0 000C |
DSP_SYS_DISC_CONFIG | RW | 32 | 0x0000 0010 | 0x01D0 0010 | 0x40D0 0010 |
DSP_SYS_BUS_CONFIG | RW | 32 | 0x0000 0014 | 0x01D0 0014 | 0x40D0 0014 |
DSP_SYS_MMU_CONFIG | RW | 32 | 0x0000 0018 | 0x01D0 0018 | 0x40D0 0018 |
DSP_SYS_IRQWAKEEN0 | RW | 32 | 0x0000 0020 | 0x01D0 0020 | 0x40D0 0020 |
DSP_SYS_IRQWAKEEN1 | RW | 32 | 0x0000 0024 | 0x01D0 0024 | 0x40D0 0024 |
DSP_SYS_DMAWAKEEN0 | RW | 32 | 0x0000 0030 | 0x01D0 0030 | 0x40D0 0030 |
DSP_SYS_DMAWAKEEN1 | RW | 32 | 0x0000 0034 | 0x01D0 0034 | 0x40D0 0034 |
DSP_SYS_EVTOUT_SET | RW | 32 | 0x0000 0040 | 0x01D0 0040 | 0x40D0 0040 |
DSP_SYS_EVTOUT_CLR | RW | 32 | 0x0000 0044 | 0x01D0 0044 | 0x40D0 0044 |
RESERVED | R | 32 | 0x0000 0048 | 0x01D0 0048 | 0x40D0 0048 |
DSP_SYS_ERRINT_IRQSTATUS_RAW | RW | 32 | 0x0000 0050 | 0x01D0 0050 | 0x40D0 0050 |
DSP_SYS_ERRINT_IRQSTATUS | RW | 32 | 0x0000 0054 | 0x01D0 0054 | 0x40D0 0054 |
DSP_SYS_ERRINT_IRQENABLE_SET | RW | 32 | 0x0000 0058 | 0x01D0 0058 | 0x40D0 0058 |
DSP_SYS_ERRINT_IRQENABLE_CLR | RW | 32 | 0x0000 005C | 0x01D0 005C | 0x40D0 005C |
DSP_SYS_EDMAWAKE0_IRQSTATUS_RAW | RW | 32 | 0x0000 0060 | 0x01D0 0060 | 0x40D0 0060 |
DSP_SYS_EDMAWAKE0_IRQSTATUS | RW | 32 | 0x0000 0064 | 0x01D0 0064 | 0x40D0 0064 |
DSP_SYS_EDMAWAKE0_IRQENABLE_SET | RW | 32 | 0x0000 0068 | 0x01D0 0068 | 0x40D0 0068 |
DSP_SYS_EDMAWAKE0_IRQENABLE_CLR | RW | 32 | 0x0000 006C | 0x01D0 006C | 0x40D0 006C |
DSP_SYS_EDMAWAKE1_IRQSTATUS_RAW | RW | 32 | 0x0000 0070 | 0x01D0 0070 | 0x40D0 0070 |
DSP_SYS_EDMAWAKE1_IRQSTATUS | RW | 32 | 0x0000 0074 | 0x01D0 0074 | 0x40D0 0074 |
DSP_SYS_EDMAWAKE1_IRQENABLE_SET | RW | 32 | 0x0000 0078 | 0x01D0 0078 | 0x40D0 0078 |
DSP_SYS_EDMAWAKE1_IRQENABLE_CLR | RW | 32 | 0x0000 007C | 0x01D0 007C | 0x40D0 007C |
RESERVED | R | 32 | 0x0000 00E0 | 0x01D0 00E0 | 0x40D0 00E0 |
RESERVED | R | 32 | 0x0000 00E4 | 0x01D0 00E4 | 0x40D0 00E4 |
DSP_SYS_HW_DBGOUT_SEL | RW | 32 | 0x0000 00F8 | 0x01D0 00F8 | 0x40D0 00F8 |
DSP_SYS_HW_DBGOUT_VAL | R | 32 | 0x0000 00FC | 0x01D0 00FC | 0x40D0 00FC |