SPRUHZ7K August 2015 – April 2024 AM5706 , AM5708 , AM5716 , AM5718 , AM5718-HIREL
The L3_INSTR interconnect is a 8-MiB space composed of the L3_INSTR interconnect configuration registers and module registers.
Table 2-2 describes the mapping of the registers for the L3_INSTR interconnect.
Region name | Start_address (hex) | End_address (hex) | Size | Description |
---|---|---|---|---|
CT_STM_ADD_SP_0 | 0x5400 0000 | 0x540F FFFF | 1MiB | MIPI_STM - System Trace (address space 0) |
CT_STM_ADD_SP_1 | 0x5410 0000 | 0x5413 FFFF | 256KiB | MIPI_STM - System Trace (address space 1) |
MPU_C0_DEBUG | 0x5414 0000 | 0x5414 1FFF | 8KiB | MPU_C0 Debug Performance Monitoring Unit |
MPU_C1_DEBUG | 0x5414 2000 | 0x5414 3FFF | 8KiB | MPU_C1 Debug Performance Monitoring Unit |
Reserved | 0x5414 4000 | 0x5414 7FFF | 16KiB | Reserved |
MPU_C0_CS_CTI_MPU | 0x5414 8000 | 0x5414 8FFF | 4KiB | Cross Triggering Interface (CTI0 component) |
MPU_C1_CS_CTI_MPU | 0x5414 9000 | 0x5414 9FFF | 4KiB | Cross Triggering Interface (CTI1 component) |
Reserved | 0x5414 A000 | 0x5414 BFFF | 8KiB | Reserved |
MPU_C0_CS_PTM_MPU | 0x5414 C000 | 0x5414 CFFF | 4KiB | Processor Trace Macrocell Component 0 |
MPU_C1_CS_PTM_MPU | 0x5414 D000 | 0x5414 DFFF | 4KiB | Processor Trace Macrocell Component 1 |
Reserved | 0x5414 E000 | 0x5415 7FFF | 40KiB | Reserved |
MPU_CS_TF | 0x5415 8000 | 0x5415 8FFF | 4KiB | CS_TF (APBv3) — Trace Funnel for MPU |
DAP_PC | 0x5415 9000 | 0x5415 9FFF | 4KiB | DAP_PC |
MPU_CS_STM | 0x5415 A000 | 0x5415 AFFF | 4KiB | CoreSight™ System Trace Module |
ATB FIFO_SGU | 0x5415 B000 | 0x5415 BFFF | 4KiB | AMBA® Trace Buffer Static Gathering Unit |
Reserved | 0x5415 C000 | 0x5415 EFFF | 12KiB | Reserved |
T2ASYNC_APB_MPU_DEBUG _MPU_MPU | 0x5415 F000 | 0x5415 FFFF | 4KiB | APB Bridge control and time-out register |
DRM | 0x5416 0000 | 0x5416 0FFF | 4KiB | DRM (OCP) — Debug Register Mapping |
CT_STM_CONF_PORT | 0x5416 1000 | 0x5416 1FFF | 4KiB | MIPI_STM(OCP) configuration port — System Trace |
Reserved | 0x5416 2000 | 0x5416 2FFF | 4KiB | Reserved |
CS_TPIU | 0x5416 3000 | 0x5416 3FFF | 4KiB | CS_TPIU (APBv3) — Trace Port Interface Unit |
DEBUGSS_CS_TF_1 | 0x5416 4000 | 0x5416 4FFF | 4KiB | CS_TF (APBv3) — Trace Funnel for DEBUGSS |
Reserved | 0x5416 5000 | 0x5416 6FFF | 8KiB | Reserved |
CT_TBR | 0x5416 7000 | 0x5416 7FFF | 4KiB | C-Tools Trace Buffer |
CT_UART | 0x5416 8000 | 0x5416 8FFF | 4KiB | C-Tools UART |
DEBUGSS_CS_CTI | 0x5416 9000 | 0x5416 9FFF | 4KiB | Cross Triggering Interface |
DEBUGSS_CS_CTM | 0x5416 A000 | 0x5416 AFFF | 4KiB | Core Sight -System Trace Module |
MASTER_TIMESTAMP | 0x5416 B000 | 0x5416 BFFF | 4KiB | Master Time Stamp |
Reserved | 0x5416 C000 | 0x5417 0FFF | 20KiB | Reserved |
DEBUGSS_OCP2SCP | 0x5417 1000 | 0x5417 1FFF | 4KiB | Interconnect registers |
L4_CFG_EMU | 0x5417 2000 | 0x5417 2FFF | 4KiB | Interconnect registers |
Reserved | 0x5417 3000 | 0x5417 FFFF | 52KiB | Reserved |
L3_INSTR_EMU | 0x5418 0000 | 0x5418 0FFF | 4KiB | Interconnect registers |
Reserved | 0x5418 1000 | 0x547F FFFF | 6652KiB | Reserved |