SPRUHZ7K August 2015 – April 2024 AM5706 , AM5708 , AM5716 , AM5718 , AM5718-HIREL
Address Offset | 0x0000 0000 | ||
Physical Address | 0x4AE0 6500 | Instance | IPU_PRM |
Description | This register controls the IPU domain power state to reach upon a domain sleep transition | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | PERIPHMEM_ONSTATE | RESERVED | AESSMEM_ONSTATE | RESERVED | PERIPHMEM_RETSTATE | RESERVED | AESSMEM_RETSTATE | RESERVED | LOWPOWERSTATECHANGE | RESERVED | LOGICRETSTATE | POWERSTATE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:22 | RESERVED | R | 0x0 | |
21:20 | PERIPHMEM_ONSTATE | PERIPHMEM memory state when domain is ON. | R | 0x3 |
0x3: Memory bank is on when the domain is ON. | ||||
19:18 | RESERVED | R | 0x0 | |
17:16 | AESSMEM_ONSTATE | AESSMEM memory state when domain is ON. | R | 0x3 |
0x3: Memory bank is on when the domain is ON. | ||||
15:11 | RESERVED | R | 0x0 | |
10 | PERIPHMEM_RETSTATE | PERIPHMEM memory state when domain is RETENTION. | RW | 0x0 |
0x0: Memory bank is off when the domain is in the RETENTION state. | ||||
0x1: Memory bank is retained when domain is in RETENTION state. | ||||
9 | RESERVED | R | 0x0 | |
8 | AESSMEM_RETSTATE | AESSMEM memory state when domain is RETENTION. | RW | 0x1 |
0x0: Memory bank is off when the domain is in the RETENTION state. | ||||
0x1: Memory bank is retained when domain is in RETENTION state. | ||||
7:5 | RESERVED | R | 0x0 | |
4 | LOWPOWERSTATECHANGE | Power state change request when domain has already performed a sleep transition. Allows going into deeper low power state without waking up the power domain. | RW | 0x0 |
0x0: Do not request a low power state change. | ||||
0x1: Request a low power state change. This bit is automatically cleared when the power state is effectively changed or when power state is ON. | ||||
3 | RESERVED | R | 0x0 | |
2 | LOGICRETSTATE | Logic state when power domain is RETENTION | R | 0x0 |
0x0: Whole logic is off when the domain is in RETENTION state. | ||||
1:0 | POWERSTATE | Power state control | RW | 0x0 |
0x0: OFF state | ||||
0x1: RETENTION state | ||||
0x2: INACTIVE state | ||||
0x3: ON State |
Address Offset | 0x0000 0004 | ||
Physical Address | 0x4AE0 6504 | Instance | IPU_PRM |
Description | This register provides a status on the IPU domain current power domain state. [warm reset insensitive] | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | LASTPOWERSTATEENTERED | RESERVED | INTRANSITION | RESERVED | PERIPHMEM_STATEST | RESERVED | AESSMEM_STATEST | RESERVED | LOGICSTATEST | POWERSTATEST |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25:24 | LASTPOWERSTATEENTERED | Last low power state entered. Set to 0x3 upon write of the same only. This register is intended for debug purpose only. | RW | 0x0 |
0x0: Power domain was previously OFF | ||||
0x1: Power domain was previously in RETENTION | ||||
0x2: Power domain was previously ON-INACTIVE | ||||
0x3: Power domain was previously ON-ACTIVE | ||||
23:21 | RESERVED | R | 0x0 | |
20 | INTRANSITION | Domain transition status | R | 0x0 |
0x0: No on-going transition on power domain | ||||
0x1: Power domain transition is in progress. | ||||
19:10 | RESERVED | R | 0x0 | |
9:8 | PERIPHMEM_STATEST | PERIPHMEM memory state status | R | 0x3 |
0x0: Memory is OFF | ||||
0x1: Reserved | ||||
0x2: Reserved | ||||
0x3: Memory is ON | ||||
7:6 | RESERVED | R | 0x0 | |
5:4 | AESSMEM_STATEST | AESSMEM memory state status | R | 0x3 |
0x0: Memory is OFF | ||||
0x1: Memory is RETENTION | ||||
0x2: Reserved | ||||
0x3: Memory is ON | ||||
3 | RESERVED | R | 0x0 | |
2 | LOGICSTATEST | Logic state status | R | 0x1 |
0x0: Logic in domain is OFF | ||||
0x1: Logic in domain is ON | ||||
1:0 | POWERSTATEST | Current power state status | R | 0x3 |
0x0: Power domain is OFF | ||||
0x1: Power domain is in RETENTION | ||||
0x2: Power domain is ON-INACTIVE | ||||
0x3: Power domain is ON-ACTIVE |
Address Offset | 0x0000 0010 | ||
Physical Address | 0x4AE0 6510 | Instance | IPU_PRM |
Description | This register controls the release of the IPU1 sub-system resets. | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | RST_IPU | RST_CPU1 | RST_CPU0 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:3 | RESERVED | R | 0x0 | |
2 | RST_IPU | IPU system reset control. | RW | 0x1 |
0x0: Reset is cleared for IPU CACHE MMU | ||||
0x1: Reset is asserted for the IPU CACHE MMU | ||||
1 | RST_CPU1 | IPU Cortex M4 CPU1 reset control | RW | 0x1 |
0x0: Reset is cleared for the IPU Cortex M4 CPU1 | ||||
0x1: Reset is asserted for the IPU Cortex M4 CPU1 | ||||
0 | RST_CPU0 | IPU Cortex M4 CPU0 reset control. | RW | 0x1 |
0x0: Reset is cleared for the IPU Cortex M4 CPU0 | ||||
0x1: Reset is asserted for the IPU Cortex M4 CPU0 |
Address Offset | 0x0000 0014 | ||
Physical Address | 0x4AE0 6514 | Instance | IPU_PRM |
Description | This register logs the different reset sources of the IPU1 SS. Each bit is set upon release of the domain reset signal. Must be cleared by software. [warm reset insensitive] | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | RST_ICECRUSHER_CPU1 | RST_ICECRUSHER_CPU0 | RST_EMULATION_CPU1 | RST_EMULATION_CPU0 | RST_IPU | RST_CPU1 | RST_CPU0 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:7 | RESERVED | R | 0x0 | |
6 | RST_ICECRUSHER_CPU1 | Cortex M4 CPU1 has been reset due to IPU ICECRUSHER1 reset source | RW | 0x0 |
Read 0x0: No icecrusher reset | ||||
Read 0x1: CPU1 has been reset upon icecrusher reset | ||||
Write 0x0: No effect | ||||
Write 0x1: Clear Reset | ||||
5 | RST_ICECRUSHER_CPU0 | Cortex M4 CPU0 has been reset due to IPU ICECRUSHER0 reset source | RW | 0x0 |
Read 0x0: No icecrusher reset | ||||
Read 0x1: CPU0 has been reset upon icecrusher reset | ||||
Write 0x0: No effect | ||||
Write 0x1: Clear Reset | ||||
4 | RST_EMULATION_CPU1 | Cortex M4 CPU1 has been reset due to emulation reset source e.g. assert reset command initiated by the icepick module | RW | 0x0 |
Read 0x0: No emulation reset | ||||
Read 0x1: CPU1 has been reset upon emulation reset | ||||
Write 0x0: No effect | ||||
Write 0x1: Clear Reset | ||||
3 | RST_EMULATION_CPU0 | Cortex M4 CPU0 has been reset due to emulation reset source e.g. assert reset command initiated by the icepick module | RW | 0x0 |
Read 0x0: No emulation reset | ||||
Read 0x1: CPU0 has been reset upon emulation reset | ||||
Write 0x0: No effect | ||||
Write 0x1: Clear Reset | ||||
2 | RST_IPU | IPU system SW reset status | RW | 0x0 |
Read 0x0: No SW reset occurred | ||||
Read 0x1: IPU MMU and CACHE interface has been reset upon SW reset | ||||
Write 0x0: No effect | ||||
Write 0x1: Clear Reset | ||||
1 | RST_CPU1 | IPU Cortex-M4 CPU1 SW reset status | RW | 0x0 |
Read 0x0: No SW reset occurred | ||||
Read 0x1: Cortex M4 CPU1 has been reset upon SW reset | ||||
Write 0x0: No effect | ||||
Write 0x1: Clear Reset | ||||
0 | RST_CPU0 | IPU Cortex-M4 CPU0 SW reset status | RW | 0x0 |
Read 0x0: No SW reset occurred | ||||
Read 0x1: Cortex M4 CPU0 has been reset upon SW reset | ||||
Write 0x0: No effect | ||||
Write 0x1: Clear Reset |
Address Offset | 0x0000 0024 | ||
Physical Address | 0x4AE0 6524 | Instance | IPU_PRM |
Description | This register contains dedicated IPU1 context statuses. [warm reset insensitive] | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | LOSTMEM_IPU_L2RAM | LOSTMEM_IPU_UNICACHE | RESERVED | LOSTCONTEXT_RFF | LOSTCONTEXT_DFF |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:10 | RESERVED | R | 0x0 | |
9 | LOSTMEM_IPU_L2RAM | Specify if memory-based context in IPU_L2RAM memory bank has been lost due to a previous power transition or other reset source. | RW | 0x1 |
0x0: Context has been maintained | ||||
0x1: Context has been lost | ||||
8 | LOSTMEM_IPU_UNICACHE | Specify if memory-based context in IPU_UNICACHE memory bank has been lost due to a previous power transition or other reset source. | RW | 0x1 |
0x0: Context has been maintained | ||||
0x1: Context has been lost | ||||
7:2 | RESERVED | R | 0x0 | |
1 | LOSTCONTEXT_RFF | Specify if RFF-based context has been lost due to a previous power transition or other reset source. (set upon assertion of IPU_RET_RST signal) | RW | 0x1 |
0x0: Context has been maintained | ||||
0x1: Context has been lost | ||||
0 | LOSTCONTEXT_DFF | Specify if DFF-based context has been lost due to a previous power transition or other reset source. (set upon assertion of IPU_RST signal) | RW | 0x1 |
0x0: Context has been maintained | ||||
0x1: Context has been lost |
Address Offset | 0x0000 0050 | ||
Physical Address | 0x4AE0 6550 | Instance | IPU_PRM |
Description | This register controls wakeup dependency based on MCASP1 service requests. | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | WKUPDEP_MCASP1_DMA_DSP2 | RESERVED | WKUPDEP_MCASP1_DMA_SDMA | WKUPDEP_MCASP1_DMA_DSP1 | RESERVED | WKUPDEP_MCASP1_IRQ_EVE4 | WKUPDEP_MCASP1_IRQ_EVE3 | WKUPDEP_MCASP1_IRQ_EVE2 | WKUPDEP_MCASP1_IRQ_EVE1 | WKUPDEP_MCASP1_IRQ_DSP2 | WKUPDEP_MCASP1_IRQ_IPU1 | RESERVED | WKUPDEP_MCASP1_IRQ_DSP1 | WKUPDEP_MCASP1_IRQ_IPU2 | WKUPDEP_MCASP1_IRQ_MPU |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:16 | RESERVED | R | 0x0 | |
15 | WKUPDEP_MCASP1_DMA_DSP2 | Wakeup dependency from MCASP1 module (SWakeup_dma signal) towards DSP2 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x1 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
14 | RESERVED | R | 0x0 | |
13 | WKUPDEP_MCASP1_DMA_SDMA | Wakeup dependency from MCASP1 module (SWakeup_dma signal) towards SDMA + L3MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x1 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
12 | WKUPDEP_MCASP1_DMA_DSP1 | Wakeup dependency from MCASP1 module (SWakeup_dma signal) towards DSP + L3MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x1 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
11:10 | RESERVED | R | 0x0 | |
9 | WKUPDEP_MCASP1_IRQ_EVE4 | Wakeup dependency from MCASP1 module (SWakeup IRQ signal) towards EVE4 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
8 | WKUPDEP_MCASP1_IRQ_EVE3 | Wakeup dependency from MCASP1 module (SWakeup IRQ signal) towards EVE3 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
7 | WKUPDEP_MCASP1_IRQ_EVE2 | Wakeup dependency from MCASP1 module (SWakeup IRQ signal) towards EVE2 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
6 | WKUPDEP_MCASP1_IRQ_EVE1 | Wakeup dependency from MCASP1 module (SWakeup IRQ signal) towards EVE1 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
5 | WKUPDEP_MCASP1_IRQ_DSP2 | Wakeup dependency from MCASP1 module (SWakeup IRQ signal) towards DSP2 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
4 | WKUPDEP_MCASP1_IRQ_IPU1 | Wakeup dependency from MCASP1 module (SWakeup IRQ signal) towards IPU1 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
3 | RESERVED | R | 0x0 | |
2 | WKUPDEP_MCASP1_IRQ_DSP1 | Wakeup dependency from MCASP1 module (SWakeup IRQ signal) towards DSP + L3MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
1 | WKUPDEP_MCASP1_IRQ_IPU2 | Wakeup dependency from MCASP1 module (SWakeup IRQ signal) towards IPU2 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
0 | WKUPDEP_MCASP1_IRQ_MPU | Wakeup dependency from MCASP1 module (SWakeup IRQ signal) towards MPU + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled |
Address Offset | 0x0000 0054 | ||
Physical Address | 0x4AE0 6554 | Instance | IPU_PRM |
Description | This register contains dedicated MCASP context statuses. [warm reset insensitive] | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | LOSTCONTEXT_DFF |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:1 | RESERVED | R | 0x0 | |
0 | LOSTCONTEXT_DFF | Specify if DFF-based context has been lost due to a previous power transition or other reset source. (set upon assertion of ABE_RST signal) | RW | 0x1 |
0x0: Context has been maintained | ||||
0x1: Context has been lost |
Address Offset | 0x0000 0058 | ||
Physical Address | 0x4AE0 6558 | Instance | IPU_PRM |
Description | This register controls wakeup dependency based on TIMER5 service requests. | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | WKUPDEP_TIMER5_EVE4 | WKUPDEP_TIMER5_EVE3 | WKUPDEP_TIMER5_EVE2 | WKUPDEP_TIMER5_EVE1 | WKUPDEP_TIMER5_DSP2 | WKUPDEP_TIMER5_IPU1 | RESERVED | WKUPDEP_TIMER5_DSP1 | WKUPDEP_TIMER5_IPU2 | WKUPDEP_TIMER5_MPU |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:10 | RESERVED | R | 0x0 | |
9 | WKUPDEP_TIMER5_EVE4 | Wakeup dependency from TIMER5 module (SWakeup signal) towards EVE4 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
8 | WKUPDEP_TIMER5_EVE3 | Wakeup dependency from TIMER5 module (SWakeup signal) towards EVE3 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
7 | WKUPDEP_TIMER5_EVE2 | Wakeup dependency from TIMER5 module (SWakeup signal) towards EVE2 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
6 | WKUPDEP_TIMER5_EVE1 | Wakeup dependency from TIMER5 module (SWakeup signal) towards EVE1 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
5 | WKUPDEP_TIMER5_DSP2 | Wakeup dependency from TIMER5 module (SWakeup signal) towards DSP2 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
4 | WKUPDEP_TIMER5_IPU1 | Wakeup dependency from TIMER5 module (SWakeup signal) towards IPU1 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
3 | RESERVED | R | 0x0 | |
2 | WKUPDEP_TIMER5_DSP1 | Wakeup dependency from TIMER5 module (SWakeup signal) towards DSP + L3MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
1 | WKUPDEP_TIMER5_IPU2 | Wakeup dependency from TIMER5 module (SWakeup signal) towards IPU2 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
0 | WKUPDEP_TIMER5_MPU | Wakeup dependency from TIMER5 module (SWakeup signal) towards MPU + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled |
Address Offset | 0x0000 005C | ||
Physical Address | 0x4AE0 655C | Instance | IPU_PRM |
Description | This register contains dedicated TIMER5 context statuses. [warm reset insensitive] | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | LOSTCONTEXT_DFF |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:1 | RESERVED | R | 0x0 | |
0 | LOSTCONTEXT_DFF | Specify if DFF-based context has been lost due to a previous power transition or other reset source. (set upon assertion of ABE_RST signal) | RW | 0x1 |
0x0: Context has been maintained | ||||
0x1: Context has been lost |
Address Offset | 0x0000 0060 | ||
Physical Address | 0x4AE0 6560 | Instance | IPU_PRM |
Description | This register controls wakeup dependency based on TIMER6 service requests. | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | WKUPDEP_TIMER6_EVE4 | WKUPDEP_TIMER6_EVE3 | WKUPDEP_TIMER6_EVE2 | WKUPDEP_TIMER6_EVE1 | WKUPDEP_TIMER6_DSP2 | WKUPDEP_TIMER6_IPU1 | RESERVED | WKUPDEP_TIMER6_DSP1 | WKUPDEP_TIMER6_IPU2 | WKUPDEP_TIMER6_MPU |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:10 | RESERVED | R | 0x0 | |
9 | WKUPDEP_TIMER6_EVE4 | Wakeup dependency from TIMER6 module (SWakeup signal) towards EVE4 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
8 | WKUPDEP_TIMER6_EVE3 | Wakeup dependency from TIMER6 (SWakeup signal) towards EVE3 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
7 | WKUPDEP_TIMER6_EVE2 | Wakeup dependency from TIMER6 module (SWakeup signal) towards EVE2 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
6 | WKUPDEP_TIMER6_EVE1 | Wakeup dependency from TIMER6 module (SWakeup signal) towards EVE1 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
5 | WKUPDEP_TIMER6_DSP2 | Wakeup dependency from TIMER6 module (SWakeup signal) towards DSP2 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
4 | WKUPDEP_TIMER6_IPU1 | Wakeup dependency from TIMER6 module (SWakeup signal) towards IPU1 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
3 | RESERVED | R | 0x0 | |
2 | WKUPDEP_TIMER6_DSP1 | Wakeup dependency from TIMER6 module (SWakeup signal) towards DSP + L3MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
1 | WKUPDEP_TIMER6_IPU2 | Wakeup dependency from TIMER6 module (SWakeup signal) towards IPU2 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
0 | WKUPDEP_TIMER6_MPU | Wakeup dependency from TIMER6 module (SWakeup signal) towards MPU + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled |
Address Offset | 0x0000 0064 | ||
Physical Address | 0x4AE0 6564 | Instance | IPU_PRM |
Description | This register contains dedicated TIMER6 context statuses. [warm reset insensitive] | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | LOSTCONTEXT_DFF |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:1 | RESERVED | R | 0x0 | |
0 | LOSTCONTEXT_DFF | Specify if DFF-based context has been lost due to a previous power transition or other reset source. (set upon assertion of ABE_RST signal) | RW | 0x1 |
0x0: Context has been maintained | ||||
0x1: Context has been lost |
Address Offset | 0x0000 0068 | ||
Physical Address | 0x4AE0 6568 | Instance | IPU_PRM |
Description | This register controls wakeup dependency based on TIMER7 service requests. | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | WKUPDEP_TIMER7_EVE4 | WKUPDEP_TIMER7_EVE3 | WKUPDEP_TIMER7_EVE2 | WKUPDEP_TIMER7_EVE1 | WKUPDEP_TIMER7_DSP2 | WKUPDEP_TIMER7_IPU1 | RESERVED | WKUPDEP_TIMER7_DSP1 | WKUPDEP_TIMER7_IPU2 | WKUPDEP_TIMER7_MPU |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:10 | RESERVED | R | 0x0 | |
9 | WKUPDEP_TIMER7_EVE4 | Wakeup dependency from TIMER7 module (SWakeup signal) towards EVE4 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
8 | WKUPDEP_TIMER7_EVE3 | Wakeup dependency from TIMER7 (SWakeup signal) towards EVE3 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
7 | WKUPDEP_TIMER7_EVE2 | Wakeup dependency from TIMER7 module (SWakeup signal) towards EVE2 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
6 | WKUPDEP_TIMER7_EVE1 | Wakeup dependency from TIMER7 module (SWakeup signal) towards EVE1 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
5 | WKUPDEP_TIMER7_DSP2 | Wakeup dependency from TIMER7 module (SWakeup signal) towards DSP2 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
4 | WKUPDEP_TIMER7_IPU1 | Wakeup dependency from TIMER7 module (SWakeup signal) towards IPU1 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
3 | RESERVED | R | 0x0 | |
2 | WKUPDEP_TIMER7_DSP1 | Wakeup dependency from TIMER7 module (SWakeup signal) towards DSP + L3MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
1 | WKUPDEP_TIMER7_IPU2 | Wakeup dependency from TIMER7 module (SWakeup signal) towards IPU2 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
0 | WKUPDEP_TIMER7_MPU | Wakeup dependency from TIMER7 module (SWakeup signal) towards MPU + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled |
Address Offset | 0x0000 006C | ||
Physical Address | 0x4AE0 656C | Instance | IPU_PRM |
Description | This register contains dedicated TIMER7 context statuses. [warm reset insensitive] | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | LOSTCONTEXT_DFF |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:1 | RESERVED | R | 0x0 | |
0 | LOSTCONTEXT_DFF | Specify if DFF-based context has been lost due to a previous power transition or other reset source. (set upon assertion of ABE_RST signal) | RW | 0x1 |
0x0: Context has been maintained | ||||
0x1: Context has been lost |
Address Offset | 0x0000 0070 | ||
Physical Address | 0x4AE0 6570 | Instance | IPU_PRM |
Description | This register controls wakeup dependency based on TIMER8 service requests. | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | WKUPDEP_TIMER8_EVE4 | WKUPDEP_TIMER8_EVE3 | WKUPDEP_TIMER8_EVE2 | WKUPDEP_TIMER8_EVE1 | WKUPDEP_TIMER8_DSP2 | WKUPDEP_TIMER8_IPU1 | RESERVED | WKUPDEP_TIMER8_DSP1 | WKUPDEP_TIMER8_IPU2 | WKUPDEP_TIMER8_MPU |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:10 | RESERVED | R | 0x0 | |
9 | WKUPDEP_TIMER8_EVE4 | Wakeup dependency from TIMER8 module (SWakeup signal) towards EVE4 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
8 | WKUPDEP_TIMER8_EVE3 | Wakeup dependency from TIMER8 (SWakeup signal) towards EVE3 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
7 | WKUPDEP_TIMER8_EVE2 | Wakeup dependency from TIMER8 module (SWakeup signal) towards EVE2 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
6 | WKUPDEP_TIMER8_EVE1 | Wakeup dependency from TIMER8 module (SWakeup signal) towards EVE1 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
5 | WKUPDEP_TIMER8_DSP2 | Wakeup dependency from TIMER8 module (SWakeup signal) towards DSP2 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
4 | WKUPDEP_TIMER8_IPU1 | Wakeup dependency from TIMER8 module (SWakeup signal) towards IPU1 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
3 | RESERVED | R | 0x0 | |
2 | WKUPDEP_TIMER8_DSP1 | Wakeup dependency from TIMER8 module (SWakeup signal) towards DSP + L3MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
1 | WKUPDEP_TIMER8_IPU2 | Wakeup dependency from TIMER8 module (SWakeup signal) towards IPU2 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
0 | WKUPDEP_TIMER8_MPU | Wakeup dependency from TIMER8 module (SWakeup signal) towards MPU + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled |
Address Offset | 0x0000 0074 | ||
Physical Address | 0x4AE0 6574 | Instance | IPU_PRM |
Description | This register contains dedicated TIMER8 context statuses. [warm reset insensitive] | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | LOSTCONTEXT_DFF |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:1 | RESERVED | R | 0x0 | |
0 | LOSTCONTEXT_DFF | Specify if DFF-based context has been lost due to a previous power transition or other reset source. (set upon assertion of ABE_RST signal) | RW | 0x1 |
0x0: Context has been maintained | ||||
0x1: Context has been lost |
Address Offset | 0x0000 0078 | ||
Physical Address | 0x4AE0 6578 | Instance | IPU_PRM |
Description | This register controls wakeup dependency based on I2C5 service requests. | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | WKUPDEP_I2C5_DMA_DSP2 | RESERVED | WKUPDEP_I2C5_DMA_SDMA | WKUPDEP_I2C5_DMA_DSP1 | RESERVED | WKUPDEP_I2C5_IRQ_EVE4 | WKUPDEP_I2C5_IRQ_EVE3 | WKUPDEP_I2C5_IRQ_EVE2 | WKUPDEP_I2C5_IRQ_EVE1 | WKUPDEP_I2C5_IRQ_DSP2 | WKUPDEP_I2C5_IRQ_IPU1 | RESERVED | WKUPDEP_I2C5_IRQ_DSP1 | WKUPDEP_I2C5_IRQ_IPU2 | WKUPDEP_I2C5_IRQ_MPU |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:16 | RESERVED | R | 0x0 | |
15 | WKUPDEP_I2C5_DMA_DSP2 | Wakeup dependency from I2C5 module (SWakeup_dma signal) towards DSP2 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x1 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
14 | RESERVED | R | 0x0 | |
13 | WKUPDEP_I2C5_DMA_SDMA | Wakeup dependency from I2C5 module (SWakeup_dma signal) towards SDMA + L3MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x1 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
12 | WKUPDEP_I2C5_DMA_DSP1 | Wakeup dependency from I2C5 module (SWakeup_dma signal) towards DSP + L3MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x1 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
11:10 | RESERVED | R | 0x0 | |
9 | WKUPDEP_I2C5_IRQ_EVE4 | Wakeup dependency from I2C5 module (SWakeup IRQ signal) towards EVE4 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
8 | WKUPDEP_I2C5_IRQ_EVE3 | Wakeup dependency from I2C5 module (SWakeup IRQ signal) towards EVE3 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
7 | WKUPDEP_I2C5_IRQ_EVE2 | Wakeup dependency from I2C5 module (SWakeup IRQ signal) towards EVE2 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
6 | WKUPDEP_I2C5_IRQ_EVE1 | Wakeup dependency from I2C5 module (SWakeup IRQ signal) towards EVE1 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
5 | WKUPDEP_I2C5_IRQ_DSP2 | Wakeup dependency from I2C5 module (SWakeup IRQ signal) towards DSP2 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
4 | WKUPDEP_I2C5_IRQ_IPU1 | Wakeup dependency from I2C5 module (SWakeup IRQ signal) towards IPU1 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
3 | RESERVED | R | 0x0 | |
2 | WKUPDEP_I2C5_IRQ_DSP1 | Wakeup dependency from I2C5 module (SWakeup IRQ signal) towards DSP + L3MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
1 | WKUPDEP_I2C5_IRQ_IPU2 | Wakeup dependency from I2C5 module (SWakeup IRQ signal) towards IPU2 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
0 | WKUPDEP_I2C5_IRQ_MPU | Wakeup dependency from I2C5 module (SWakeup IRQ signal) towards MPU + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled |
Address Offset | 0x0000 007C | ||
Physical Address | 0x4AE0 657C | Instance | IPU_PRM |
Description | This register contains dedicated I2C5 context statuses. [warm reset insensitive] | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | LOSTCONTEXT_DFF |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:1 | RESERVED | R | 0x0 | |
0 | LOSTCONTEXT_DFF | Specify if DFF-based context has been lost due to a previous power transition or other reset source. (set upon assertion of L4PER_RST signal) | RW | 0x1 |
0x0: Context has been maintained | ||||
0x1: Context has been lost |
Address Offset | 0x0000 0080 | ||
Physical Address | 0x4AE0 6580 | Instance | IPU_PRM |
Description | This register controls wakeup dependency based on UART6 service requests. | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | WKUPDEP_UART6_EVE4 | WKUPDEP_UART6_EVE3 | WKUPDEP_UART6_EVE2 | WKUPDEP_UART6_EVE1 | WKUPDEP_UART6_DSP2 | WKUPDEP_UART6_IPU1 | WKUPDEP_UART6_SDMA | WKUPDEP_UART6_DSP1 | WKUPDEP_UART6_IPU2 | WKUPDEP_UART6_MPU |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:10 | RESERVED | R | 0x0 | |
9 | WKUPDEP_UART6_EVE4 | Wakeup dependency from UART6 module (SWakeup signal) towards EVE4 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
8 | WKUPDEP_UART6_EVE3 | Wakeup dependency from UART6 module (SWakeup signal) towards EVE3 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
7 | WKUPDEP_UART6_EVE2 | Wakeup dependency from UART6 module (SWakeup signal) towards EVE2 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
6 | WKUPDEP_UART6_EVE1 | Wakeup dependency from UART6 module (SWakeup signal) towards EVE1 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
5 | WKUPDEP_UART6_DSP2 | Wakeup dependency from UART6 module (SWakeup signal) towards DSP2 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
4 | WKUPDEP_UART6_IPU1 | Wakeup dependency from UART6 module (SWakeup signal) towards IPU1 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
3 | WKUPDEP_UART6_SDMA | Wakeup dependency from UART6 module (SWakeup signal) towards SDMA + L3MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
2 | WKUPDEP_UART6_DSP1 | Wakeup dependency from UART6 module (SWakeup signal) towards DSP + L3MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
1 | WKUPDEP_UART6_IPU2 | Wakeup dependency from UART6 module (SWakeup signal) towards IPU2 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
0 | WKUPDEP_UART6_MPU | Wakeup dependency from UART6 module (SWakeup signal) towards MPU + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled |
Address Offset | 0x0000 0084 | ||
Physical Address | 0x4AE0 6584 | Instance | IPU_PRM |
Description | This register contains dedicated UART6 context statuses. [warm reset insensitive] | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | LOSTMEM_RETAINED_BANK | RESERVED | LOSTCONTEXT_RFF | RESERVED |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:9 | RESERVED | R | 0x0 | |
8 | LOSTMEM_RETAINED_BANK | Specify if memory-based context in RETAINED_BANK memory bank has been lost due to a previous power transition or other reset source. | RW | 0x1 |
0x0: Context has been maintained | ||||
0x1: Context has been lost | ||||
7:2 | RESERVED | R | 0x0 | |
1 | LOSTCONTEXT_RFF | Specify if DFF-based context has been lost due to a previous power transition or other reset source. (set upon assertion of L4PER_RST signal) | RW | 0x1 |
0x0: Context has been maintained | ||||
0x1: Context has been lost | ||||
0 | RESERVED | R | 0x0 |