SPRUHZ7K August 2015 – April 2024 AM5706 , AM5708 , AM5716 , AM5718 , AM5718-HIREL
Address Offset | 0x0000 0000 | ||
Physical Address | 0x4AE0 7300 | Instance | L3INIT_PRM |
Description | This register controls the L3INIT power state to reach upon a domain sleep transition. Note: In the L3INIT power domain OFF state is only allowed in systems where Ethernet RGMII is NOT used in the system - this is very application specific and may not be available in all TI standard software offerings. | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | GMAC_BANK_ONSTATE | L3INIT_BANK2_ONSTATE | L3INIT_BANK1_ONSTATE | RESERVED | GMAC_BANK_RETSTATE | L3INIT_BANK2_RETSTATE | L3INIT_BANK1_RETSTATE | RESERVED | LOWPOWERSTATECHANGE | RESERVED | LOGICRETSTATE | POWERSTATE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:20 | RESERVED | R | 0x0 | |
19:18 | GMAC_BANK_ONSTATE | GMAC BANK state when domain is ON. | R | 0x3 |
0x3: Memory bank is on when the domain is ON. | ||||
17:16 | L3INIT_BANK2_ONSTATE | L3INIT BANK2 state when domain is ON. | R | 0x3 |
0x3: Memory bank is on when the domain is ON. | ||||
15:14 | L3INIT_BANK1_ONSTATE | L3INIT BANK1 state when domain is ON. | R | 0x3 |
0x3: Memory bank is on when the domain is ON. | ||||
13:11 | RESERVED | R | 0x0 | |
10 | GMAC_BANK_RETSTATE | GMAC BANK state when domain is RETENTION. | R | 0x1 |
0x1: Memory bank is retained when domain is in RETENTION state. | ||||
9 | L3INIT_BANK2_RETSTATE | L3INIT BANK2 state when domain is RETENTION. | R | 0x1 |
0x1: Memory bank is retained when domain is in RETENTION state. | ||||
8 | L3INIT_BANK1_RETSTATE | L3INIT BANK1 state when domain is RETENTION. | R | 0x0 |
0x0: Memory bank is off when the domain is in the RETENTION state. | ||||
7:5 | RESERVED | R | 0x0 | |
4 | LOWPOWERSTATECHANGE | Power state change request when domain has already performed a sleep transition. Allows going into deeper low power state without waking up the power domain. | RW | 0x0 |
0x0: Do not request a low power state change. | ||||
0x1: Request a low power state change. This bit is automatically cleared when the power state is effectively changed or when power state is ON. | ||||
3 | RESERVED | R | 0x0 | |
2 | LOGICRETSTATE | Logic state when power domain is RETENTION | RW | 0x1 |
0x0: Only retention registers are retained and remaing logic is off when the domain is in RETENTION state. | ||||
0x1: Whole logic is retained when domain is in RETENTION state. | ||||
1:0 | POWERSTATE | Power state control | RW | 0x0 |
0x0: OFF state | ||||
0x1: RETENTION state | ||||
0x2: INACTIVE state | ||||
0x3: ON State |
Address Offset | 0x0000 0004 | ||
Physical Address | 0x4AE0 7304 | Instance | L3INIT_PRM |
Description | This register provides a status on the current L3INIT power domain state. [warm reset insensitive]. | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | LASTPOWERSTATEENTERED | RESERVED | INTRANSITION | RESERVED | L3INIT_GMAC_STATEST | L3INIT_BANK2_STATEST | L3INIT_BANK1_STATEST | RESERVED | LOGICSTATEST | POWERSTATEST |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25:24 | LASTPOWERSTATEENTERED | Last low power state entered. Set to 0x3 upon write of the same only. This register is intended for debug purpose only. | RW | 0x0 |
0x0: Power domain was previously OFF | ||||
0x1: Power domain was previously in RETENTION | ||||
0x2: Power domain was previously ON-INACTIVE | ||||
0x3: Power domain was previously ON-ACTIVE | ||||
23:21 | RESERVED | R | 0x0 | |
20 | INTRANSITION | Domain transition status | R | 0x0 |
0x0: No on-going transition on power domain | ||||
0x1: Power domain transition is in progress. | ||||
19:10 | RESERVED | R | 0x0 | |
9:8 | L3INIT_GMAC_STATEST | L3INIT GMAC state status | R | 0x3 |
0x0: Memory is OFF | ||||
0x1: Reserved | ||||
0x2: Reserved | ||||
0x3: Memory is ON | ||||
7:6 | L3INIT_BANK2_STATEST | L3INIT BANK2 state status | R | 0x3 |
0x0: Memory is OFF | ||||
0x1: Memory is RETENTION | ||||
0x2: Reserved | ||||
0x3: Memory is ON | ||||
5:4 | L3INIT_BANK1_STATEST | L3INIT BANK1 state status | R | 0x3 |
0x0: Memory is OFF | ||||
0x1: Reserved | ||||
0x2: Reserved | ||||
0x3: Memory is ON | ||||
3 | RESERVED | R | 0x0 | |
2 | LOGICSTATEST | Logic state status | R | 0x1 |
0x0: Logic in domain is OFF | ||||
0x1: Logic in domain is ON | ||||
1:0 | POWERSTATEST | Current power state status | R | 0x3 |
0x0: Power domain is OFF | ||||
0x1: Power domain is in RETENTION | ||||
0x2: Power domain is ON-INACTIVE | ||||
0x3: Power domain is ON-ACTIVE |
Address Offset | 0x0000 0010 | ||
Physical Address | 0x4AE0 7310 | Instance | L3INIT_PRM |
Description | This register controls the release of the PCIESS local reset. | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | RST_LOCAL_PCIE2 | RST_LOCAL_PCIE1 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:2 | RESERVED | R | 0x0 | |
1 | RST_LOCAL_PCIE2 | PCIESS2 local reset control | RW | 0x1 |
0x0: Reset is cleared for the PCIE2 | ||||
0x1: Reset is asserted for the PCIE2 | ||||
0 | RST_LOCAL_PCIE1 | PCIESS1 local reset control | RW | 0x1 |
0x0: Reset is cleared for the PCIE1 | ||||
0x1: Reset is asserted for the PCIE1 |
Address Offset | 0x0000 0014 | ||
Physical Address | 0x4AE0 7314 | Instance | L3INIT_PRM |
Description | This register logs the different reset sources of the PCIESS domain. Each bit is set upon release of the domain reset signal. Must be cleared by software. [warm reset insensitive] | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | RST_LOCAL_PCIE2 | RST_LOCAL_PCIE1 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:2 | RESERVED | R | 0x0 | |
1 | RST_LOCAL_PCIE2 | PCIESS2 local SW reset | RW | 0x0 |
0x0: No SW reset occurred | ||||
0x1: PCIE2 has been reset upon SW reset | ||||
0 | RST_LOCAL_PCIE1 | PCIESS1 local SW reset | RW | 0x0 |
0x0: No SW reset occurred | ||||
0x1: PCIE1 has been reset upon SW reset |
Address Offset | 0x0000 0028 | ||
Physical Address | 0x4AE0 7328 | Instance | L3INIT_PRM |
Description | This register controls wakeup dependency based on MMC1 service requests. | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | WKUPDEP_MMC1_EVE4 | WKUPDEP_MMC1_EVE3 | WKUPDEP_MMC1_EVE2 | WKUPDEP_MMC1_EVE1 | WKUPDEP_MMC1_DSP2 | WKUPDEP_MMC1_IPU1 | WKUPDEP_MMC1_SDMA | WKUPDEP_MMC1_DSP1 | WKUPDEP_MMC1_IPU2 | WKUPDEP_MMC1_MPU |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:10 | RESERVED | R | 0x0 | |
9 | WKUPDEP_MMC1_EVE4 | Wakeup dependency from MMC1 module (SWakeup signal) towards EVE4 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
8 | WKUPDEP_MMC1_EVE3 | Wakeup dependency from MMC1 module (SWakeup signal) towards EVE3 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
7 | WKUPDEP_MMC1_EVE2 | Wakeup dependency from MMC1 module (SWakeup signal) towards EVE2 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
6 | WKUPDEP_MMC1_EVE1 | Wakeup dependency from MMC1 module (SWakeup signal) towards EVE1 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
5 | WKUPDEP_MMC1_DSP2 | Wakeup dependency from MMC1 module (SWakeup signal) towards DSP2 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
4 | WKUPDEP_MMC1_IPU1 | Wakeup dependency from MMC1 module (SWakeup signal) towards IPU1 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
3 | WKUPDEP_MMC1_SDMA | Wakeup dependency from MMC1 module (SWakeup signal) towards SDMA + L3MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
2 | WKUPDEP_MMC1_DSP1 | Wakeup dependency from MMC1 module (SWakeup signal) towards DSP + L3MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
1 | WKUPDEP_MMC1_IPU2 | Wakeup dependency from MMC1 module (SWakeup signal) towards IPU2 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
0 | WKUPDEP_MMC1_MPU | Wakeup dependency from MMC1 module (SWakeup signal) towards MPU + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled |
Address Offset | 0x0000 002C | ||
Physical Address | 0x4AE0 732C | Instance | L3INIT_PRM |
Description | This register contains dedicated MMC1 context statuses. [warm reset insensitive] | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | LOSTMEM_L3INIT_BANK1 | RESERVED | LOSTCONTEXT_RFF | RESERVED |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:9 | RESERVED | R | 0x0 | |
8 | LOSTMEM_L3INIT_BANK1 | Specify if memory-based context in L3INIT_BANK1 memory bank has been lost due to a previous power transition or other reset source. | RW | 0x1 |
0x0: Context has been maintained | ||||
0x1: Context has been lost | ||||
7:2 | RESERVED | R | 0x0 | |
1 | LOSTCONTEXT_RFF | Specify if RFF-based context has been lost due to a previous power transition or other reset source. (set upon assertion of L3INIT_RET_RST signal) | RW | 0x1 |
0x0: Context has been maintained | ||||
0x1: Context has been lost | ||||
0 | RESERVED | R | 0x0 |
Address Offset | 0x0000 0030 | ||
Physical Address | 0x4AE0 7330 | Instance | L3INIT_PRM |
Description | This register controls wakeup dependency based on MMC2 service requests. | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | WKUPDEP_MMC2_EVE4 | WKUPDEP_MMC2_EVE3 | WKUPDEP_MMC2_EVE2 | WKUPDEP_MMC2_EVE1 | WKUPDEP_MMC2_DSP2 | WKUPDEP_MMC2_IPU1 | WKUPDEP_MMC2_SDMA | WKUPDEP_MMC2_DSP1 | WKUPDEP_MMC2_IPU2 | WKUPDEP_MMC2_MPU |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:10 | RESERVED | R | 0x0 | |
9 | WKUPDEP_MMC2_EVE4 | Wakeup dependency from MMC2 module (SWakeup signal) towards EVE4 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
8 | WKUPDEP_MMC2_EVE3 | Wakeup dependency from MMC2 module (SWakeup signal) towards EVE3 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
7 | WKUPDEP_MMC2_EVE2 | Wakeup dependency from MMC2 module (SWakeup signal) towards EVE2 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
6 | WKUPDEP_MMC2_EVE1 | Wakeup dependency from MMC2 module (SWakeup signal) towards EVE1 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
5 | WKUPDEP_MMC2_DSP2 | Wakeup dependency from MMC2 module (SWakeup signal) towards DSP2 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
4 | WKUPDEP_MMC2_IPU1 | Wakeup dependency from MMC2 module (SWakeup signal) towards IPU1 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
3 | WKUPDEP_MMC2_SDMA | Wakeup dependency from MMC2 module (SWakeup signal) towards SDMA + L3MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
2 | WKUPDEP_MMC2_DSP1 | Wakeup dependency from MMC2 module (SWakeup signal) towards DSP + L3MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
1 | WKUPDEP_MMC2_IPU2 | Wakeup dependency from MMC2 module (SWakeup signal) towards IPU2 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
0 | WKUPDEP_MMC2_MPU | Wakeup dependency from MMC2 module (SWakeup signal) towards MPU + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled |
Address Offset | 0x0000 0034 | ||
Physical Address | 0x4AE0 7334 | Instance | L3INIT_PRM |
Description | This register contains dedicated MMC2 context statuses. [warm reset insensitive] | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | LOSTMEM_L3INIT_BANK1 | RESERVED | LOSTCONTEXT_RFF | RESERVED |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:9 | RESERVED | R | 0x0 | |
8 | LOSTMEM_L3INIT_BANK1 | Specify if memory-based context in L3INIT_BANK1 memory bank has been lost due to a previous power transition or other reset source. | RW | 0x1 |
0x0: Context has been maintained | ||||
0x1: Context has been lost | ||||
7:2 | RESERVED | R | 0x0 | |
1 | LOSTCONTEXT_RFF | Specify if RFF-based context has been lost due to a previous power transition or other reset source. (set upon assertion of L3INIT_RET_RST signal) | RW | 0x1 |
0x0: Context has been maintained | ||||
0x1: Context has been lost | ||||
0 | RESERVED | R | 0x0 |
Address Offset | 0x0000 0040 | ||
Physical Address | 0x4AE0 7340 | Instance | L3INIT_PRM |
Description | This register controls wakeup dependency based on USB_OTG_SS2 service requests. | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | WKUPDEP_USB_OTG_SS2_EVE4 | WKUPDEP_USB_OTG_SS2_EVE3 | WKUPDEP_USB_OTG_SS2_EVE2 | WKUPDEP_USB_OTG_SS2_EVE1 | WKUPDEP_USB_OTG_SS2_DSP2 | WKUPDEP_USB_OTG_SS2_IPU1 | RESERVED | WKUPDEP_USB_OTG_SS2_DSP1 | WKUPDEP_USB_OTG_SS2_IPU2 | WKUPDEP_USB_OTG_SS2_MPU |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:10 | RESERVED | R | 0x0 | |
9 | WKUPDEP_USB_OTG_SS2_EVE4 | Wakeup dependency from USB2 module (SWakeup signal) towards EVE4 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
8 | WKUPDEP_USB_OTG_SS2_EVE3 | Wakeup dependency from USB2 module (SWakeup signal) towards EVE3 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
7 | WKUPDEP_USB_OTG_SS2_EVE2 | Wakeup dependency from USB2 module (SWakeup signal) towards EVE2 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
6 | WKUPDEP_USB_OTG_SS2_EVE1 | Wakeup dependency from USB2 module (SWakeup signal) towards EVE1 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
5 | WKUPDEP_USB_OTG_SS2_DSP2 | Wakeup dependency from USB2 module (SWakeup signal) towards DSP2 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
4 | WKUPDEP_USB_OTG_SS2_IPU1 | Wakeup dependency from USB2 module (SWakeup signal) towards IPU1 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
3 | RESERVED | R | 0x0 | |
2 | WKUPDEP_USB_OTG_SS2_DSP1 | Wakeup dependency from USB2 module (SWakeup signal) towards DSP + L3MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
1 | WKUPDEP_USB_OTG_SS2_IPU2 | Wakeup dependency from USB2 module (SWakeup signal) towards IPU2 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
0 | WKUPDEP_USB_OTG_SS2_MPU | Wakeup dependency from USB2 module (SWakeup signal) towards MPU + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled |
Address Offset | 0x0000 0044 | ||
Physical Address | 0x4AE0 7344 | Instance | L3INIT_PRM |
Description | This register contains dedicated USB_OTG_SS2 context statuses. [warm reset insensitive] | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | LOSTMEM_L3INIT_BANK1 | RESERVED | LOSTCONTEXT_RFF | RESERVED |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:9 | RESERVED | R | 0x0 | |
8 | LOSTMEM_L3INIT_BANK1 | Specify if memory-based context in L3INIT_BANK1 memory bank has been lost due to a previous power transition or other reset source. | RW | 0x1 |
0x0: Context has been maintained | ||||
0x1: Context has been lost | ||||
7:2 | RESERVED | R | 0x0 | |
1 | LOSTCONTEXT_RFF | Specify if RFF-based context has been lost due to a previous power transition or other reset source. (set upon assertion of L3INIT_RET_RST signal) | RW | 0x1 |
0x0: Context has been maintained | ||||
0x1: Context has been lost | ||||
0 | RESERVED | R | 0x0 |
Address Offset | 0x0000 0048 | ||
Physical Address | 0x4AE0 7348 | Instance | L3INIT_PRM |
Description | This register controls wakeup dependency based on USB_OTG_SS3 service requests. | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | WKUPDEP_USB_OTG_SS3_EVE4 | WKUPDEP_USB_OTG_SS3_EVE3 | WKUPDEP_USB_OTG_SS3_EVE2 | WKUPDEP_USB_OTG_SS3_EVE1 | WKUPDEP_USB_OTG_SS3_DSP2 | WKUPDEP_USB_OTG_SS3_IPU1 | RESERVED | WKUPDEP_USB_OTG_SS3_DSP1 | WKUPDEP_USB_OTG_SS3_IPU2 | WKUPDEP_USB_OTG_SS3_MPU |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:10 | RESERVED | R | 0x0 | |
9 | WKUPDEP_USB_OTG_SS3_EVE4 | Wakeup dependency from USB3 module (SWakeup signal) towards EVE4 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
8 | WKUPDEP_USB_OTG_SS3_EVE3 | Wakeup dependency from USB3 module (SWakeup signal) towards EVE3 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
7 | WKUPDEP_USB_OTG_SS3_EVE2 | Wakeup dependency from USB3 module (SWakeup signal) towards EVE2 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
6 | WKUPDEP_USB_OTG_SS3_EVE1 | Wakeup dependency from USB3 module (SWakeup signal) towards EVE1 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
5 | WKUPDEP_USB_OTG_SS3_DSP2 | Wakeup dependency from USB3 module (SWakeup signal) towards DSP2 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
4 | WKUPDEP_USB_OTG_SS3_IPU1 | Wakeup dependency from USB3 module (SWakeup signal) towards IPU1 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
3 | RESERVED | R | 0x0 | |
2 | WKUPDEP_USB_OTG_SS3_DSP1 | Wakeup dependency from USB3 module (SWakeup signal) towards DSP + L3MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
1 | WKUPDEP_USB_OTG_SS3_IPU2 | Wakeup dependency from USB3 module (SWakeup signal) towards IPU2 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
0 | WKUPDEP_USB_OTG_SS3_MPU | Wakeup dependency from USB3 module (SWakeup signal) towards MPU + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled |
Address Offset | 0x0000 004C | ||
Physical Address | 0x4AE0 734C | Instance | L3INIT_PRM |
Description | This register contains dedicated USB_OTG_SS3 context statuses. [warm reset insensitive] | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | LOSTMEM_L3INIT_BANK1 | RESERVED | LOSTCONTEXT_RFF | RESERVED |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:9 | RESERVED | R | 0x0 | |
8 | LOSTMEM_L3INIT_BANK1 | Specify if memory-based context in L3INIT_BANK1 memory bank has been lost due to a previous power transition or other reset source. | RW | 0x1 |
0x0: Context has been maintained | ||||
0x1: Context has been lost | ||||
7:2 | RESERVED | R | 0x0 | |
1 | LOSTCONTEXT_RFF | Specify if RFF-based context has been lost due to a previous power transition or other reset source. (set upon assertion of L3INIT_RET_RST signal) | RW | 0x1 |
0x0: Context has been maintained | ||||
0x1: Context has been lost | ||||
0 | RESERVED | R | 0x0 |
Address Offset | 0x0000 0050 | ||
Physical Address | 0x4AE0 7350 | Instance | L3INIT_PRM |
Description | This register controls wakeup dependency based on USB_OTG_SS4 service requests. | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | WKUPDEP_USB_OTG_SS4_EVE4 | WKUPDEP_USB_OTG_SS4_EVE3 | WKUPDEP_USB_OTG_SS4_EVE2 | WKUPDEP_USB_OTG_SS4_EVE1 | WKUPDEP_USB_OTG_SS4_DSP2 | WKUPDEP_USB_OTG_SS4_IPU1 | RESERVED | WKUPDEP_USB_OTG_SS4_DSP1 | WKUPDEP_USB_OTG_SS4_IPU2 | WKUPDEP_USB_OTG_SS4_MPU |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:10 | RESERVED | R | 0x0 | |
9 | WKUPDEP_USB_OTG_SS4_EVE4 | Wakeup dependency from USB4 module (SWakeup signal) towards EVE4 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
8 | WKUPDEP_USB_OTG_SS4_EVE3 | Wakeup dependency from USB4 module (SWakeup signal) towards EVE3 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
7 | WKUPDEP_USB_OTG_SS4_EVE2 | Wakeup dependency from USB4 module (SWakeup signal) towards EVE2 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
6 | WKUPDEP_USB_OTG_SS4_EVE1 | Wakeup dependency from USB4 module (SWakeup signal) towards EVE1 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
5 | WKUPDEP_USB_OTG_SS4_DSP2 | Wakeup dependency from USB4 module (SWakeup signal) towards DSP2 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
4 | WKUPDEP_USB_OTG_SS4_IPU1 | Wakeup dependency from USB4 module (SWakeup signal) towards IPU1 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
3 | RESERVED | R | 0x0 | |
2 | WKUPDEP_USB_OTG_SS4_DSP1 | Wakeup dependency from USB4 module (SWakeup signal) towards DSP + L3MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
1 | WKUPDEP_USB_OTG_SS4_IPU2 | Wakeup dependency from USB4 module (SWakeup signal) towards IPU2 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
0 | WKUPDEP_USB_OTG_SS4_MPU | Wakeup dependency from USB4 module (SWakeup signal) towards MPU + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled |
Address Offset | 0x0000 0054 | ||
Physical Address | 0x4AE0 7354 | Instance | L3INIT_PRM |
Description | This register contains dedicated USB_OTG_SS4 context statuses. [warm reset insensitive] | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | LOSTMEM_L3INIT_BANK1 | RESERVED | LOSTCONTEXT_RFF | RESERVED |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:9 | RESERVED | R | 0x0 | |
8 | LOSTMEM_L3INIT_BANK1 | Specify if memory-based context in L3INIT_BANK1 memory bank has been lost due to a previous power transition or other reset source. | RW | 0x1 |
0x0: Context has been maintained | ||||
0x1: Context has been lost | ||||
7:2 | RESERVED | R | 0x0 | |
1 | LOSTCONTEXT_RFF | Specify if RFF-based context has been lost due to a previous power transition or other reset source. (set upon assertion of L3INIT_RET_RST signal) | RW | 0x1 |
0x0: Context has been maintained | ||||
0x1: Context has been lost | ||||
0 | RESERVED | R | 0x0 |
Address Offset | 0x0000 005C | ||
Physical Address | 0x4AE0 735C | Instance | L3INIT_PRM |
Description | This register contains dedicated MLBSS context statuses. [warm reset insensitive] | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | LOSTMEM_MLB_BANK | RESERVED | LOSTCONTEXT_DFF |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:9 | RESERVED | R | 0x0 | |
8 | LOSTMEM_MLB_BANK | Specify if memory-based context in MLB_MEM memory bank has been lost due to a previous power transition or other reset source. | RW | 0x1 |
0x0: Context has been maintained | ||||
0x1: Context has been lost | ||||
7:1 | RESERVED | R | 0x0 | |
0 | LOSTCONTEXT_DFF | Specify if DFF-based context has been lost due to a previous power transition or other reset source. (set upon assertion of L3INIT_RST signal) | RW | 0x1 |
0x0: Context has been maintained | ||||
0x1: Context has been lost |
Address Offset | 0x0000 007C | ||
Physical Address | 0x4AE0 737C | Instance | L3INIT_PRM |
Description | This register contains dedicated IEEE1500_2_OCP context statuses. [warm reset insensitive] | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | LOSTCONTEXT_DFF |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:1 | RESERVED | Reserved | R | 0x0 |
0 | LOSTCONTEXT_DFF | Specify if DFF-based context has been lost due to a previous power transition or other reset source. (set upon assertion of L3INIT_RST signal) | RW | 0x1 |
0x0: Context has been maintained | ||||
0x1: Context has been lost |
Address Offset | 0x0000 0088 | ||
Physical Address | 0x4AE0 7388 | Instance | L3INIT_PRM |
Description | This register controls
wakeup dependency based on SATA service requests. Note: SATA is not supported on the AM570x family of devices. | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | WKUPDEP_SATA_EVE4 | WKUPDEP_SATA_EVE3 | WKUPDEP_SATA_EVE2 | WKUPDEP_SATA_EVE1 | WKUPDEP_SATA_DSP2 | WKUPDEP_SATA_IPU1 | RESERVED | WKUPDEP_SATA_DSP1 | WKUPDEP_SATA_IPU2 | WKUPDEP_SATA_MPU |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:10 | RESERVED | R | 0x0 | |
9 | WKUPDEP_SATA_EVE4 | Wakeup dependency from SATA module (SWakeup signal) towards EVE4 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
8 | WKUPDEP_SATA_EVE3 | Wakeup dependency from SATA module (SWakeup signal) towards EVE3 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
7 | WKUPDEP_SATA_EVE2 | Wakeup dependency from SATA module (SWakeup signal) towards EVE2 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
6 | WKUPDEP_SATA_EVE1 | Wakeup dependency from SATA module (SWakeup signal) towards EVE1 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
5 | WKUPDEP_SATA_DSP2 | Wakeup dependency from SATA module (SWakeup signal) towards DSP2 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
4 | WKUPDEP_SATA_IPU1 | Wakeup dependency from SATA module (SWakeup signal) towards IPU1 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
3 | RESERVED | R | 0x0 | |
2 | WKUPDEP_SATA_DSP1 | Wakeup dependency from SATA module (SWakeup signal) towards DSP + L3MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
1 | WKUPDEP_SATA_IPU2 | Wakeup dependency from SATA module (SWakeup signal) towards IPU2 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
0 | WKUPDEP_SATA_MPU | Wakeup dependency from SATA module (SWakeup signal) towards MPU + L3MAIN1 + L4CFG domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled |
Address Offset | 0x0000 008C | ||
Physical Address | 0x4AE0 738C | Instance | L3INIT_PRM |
Description | This register contains
dedicated SATA context statuses. [warm reset insensitive] Note: SATA is not supported on the AM570x family of devices. | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | LOSTMEM_L3INIT_BANK1 | RESERVED | LOSTCONTEXT_DFF |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:9 | RESERVED | R | 0x0 | |
8 | LOSTMEM_L3INIT_BANK1 | Specify if memory-based context in L3INIT_BANK1 memory bank has been lost due to a previous power transition or other reset source. | RW | 0x1 |
0x0: Context has been maintained | ||||
0x1: Context has been lost | ||||
7:1 | RESERVED | R | 0x0 | |
0 | LOSTCONTEXT_DFF | Specify if DFF-based context has been lost due to a previous power transition or other reset source. (set upon assertion of L3INIT_RST signal) | RW | 0x1 |
0x0: Context has been maintained | ||||
0x1: Context has been lost |
Address Offset | 0x0000 00B0 | ||
Physical Address | 0x4AE0 73B0 | Instance | L3INIT_PRM |
Description | This register controls wakeup dependency based on PCIESS1 service requests. | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | WKUPDEP_PCIESS1_EVE4 | WKUPDEP_PCIESS1_EVE3 | WKUPDEP_PCIESS1_EVE2 | WKUPDEP_PCIESS1_EVE1 | WKUPDEP_PCIESS1_DSP2 | WKUPDEP_PCIESS1_IPU1 | RESERVED | WKUPDEP_PCIESS1_DSP1 | WKUPDEP_PCIESS1_IPU2 | WKUPDEP_PCIESS1_MPU |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:10 | RESERVED | R | 0x0 | |
9 | WKUPDEP_PCIESS1_EVE4 | Wakeup dependency from PCIESS1 module (SWakeup signal) towards EVE4 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
8 | WKUPDEP_PCIESS1_EVE3 | Wakeup dependency from PCIESS1 module (SWakeup signal) towards EVE3 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
7 | WKUPDEP_PCIESS1_EVE2 | Wakeup dependency from PCIESS1 module (SWakeup signal) towards EVE2 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
6 | WKUPDEP_PCIESS1_EVE1 | Wakeup dependency from PCIESS1 module (SWakeup signal) towards EVE1 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
5 | WKUPDEP_PCIESS1_DSP2 | Wakeup dependency from PCIESS1 module (SWakeup signal) towards DSP2 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
4 | WKUPDEP_PCIESS1_IPU1 | Wakeup dependency from PCIESS1 module (SWakeup signal) towards IPU1 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
3 | RESERVED | R | 0x0 | |
2 | WKUPDEP_PCIESS1_DSP1 | Wakeup dependency from PCIESS1 module (SWakeup signal) towards DSP + L3MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
1 | WKUPDEP_PCIESS1_IPU2 | Wakeup dependency from PCIESS1 module (SWakeup signal) towards IPU2 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
0 | WKUPDEP_PCIESS1_MPU | Wakeup dependency from PCIESS1 module (SWakeup signal) towards MPU + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled |
Address Offset | 0x0000 00B4 | ||
Physical Address | 0x4AE0 73B4 | Instance | L3INIT_PRM |
Description | This register contains dedicated PCIESS1 context statuses. [warm reset insensitive] | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | LOSTMEM_L3INIT_BANK1 | RESERVED | LOSTCONTEXT_DFF |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:9 | RESERVED | R | 0x0 | |
8 | LOSTMEM_L3INIT_BANK1 | Specify if memory-based context in PCIESS1_BANK memory bank has been lost due to a previous power transition or other reset source. | RW | 0x1 |
0x0: Context has been maintained | ||||
0x1: Context has been lost | ||||
7:1 | RESERVED | R | 0x0 | |
0 | LOSTCONTEXT_DFF | Specify if DFF-based context has been lost due to a previous power transition or other reset source. (set upon assertion of L3INIT_RST signal) | RW | 0x1 |
0x0: Context has been maintained | ||||
0x1: Context has been lost |
Address Offset | 0x0000 00B8 | ||
Physical Address | 0x4AE0 73B8 | Instance | L3INIT_PRM |
Description | This register controls wakeup dependency based on PCIESS2 service requests. | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | WKUPDEP_PCIESS2_EVE4 | WKUPDEP_PCIESS2_EVE3 | WKUPDEP_PCIESS2_EVE2 | WKUPDEP_PCIESS2_EVE1 | WKUPDEP_PCIESS2_DSP2 | WKUPDEP_PCIESS2_IPU1 | RESERVED | WKUPDEP_PCIESS2_DSP1 | WKUPDEP_PCIESS2_IPU2 | WKUPDEP_PCIESS2_MPU |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:10 | RESERVED | R | 0x0 | |
9 | WKUPDEP_PCIESS2_EVE4 | Wakeup dependency from PCIESS2 module (SWakeup signal) towards EVE4 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
8 | WKUPDEP_PCIESS2_EVE3 | Wakeup dependency from PCIESS2 module (SWakeup signal) towards EVE3 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
7 | WKUPDEP_PCIESS2_EVE2 | Wakeup dependency from PCIESS2 module (SWakeup signal) towards EVE2 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
6 | WKUPDEP_PCIESS2_EVE1 | Wakeup dependency from PCIESS2 module (SWakeup signal) towards EVE1 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
5 | WKUPDEP_PCIESS2_DSP2 | Wakeup dependency from PCIESS2 module (SWakeup signal) towards DSP2 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
4 | WKUPDEP_PCIESS2_IPU1 | Wakeup dependency from PCIESS2 module (SWakeup signal) towards IPU1 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
3 | RESERVED | R | 0x0 | |
2 | WKUPDEP_PCIESS2_DSP1 | Wakeup dependency from PCIESS2 module (SWakeup signal) towards DSP + L3MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
1 | WKUPDEP_PCIESS2_IPU2 | Wakeup dependency from PCIESS2 module (SWakeup signal) towards IPU2 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
0 | WKUPDEP_PCIESS2_MPU | Wakeup dependency from PCIESS2 module (SWakeup signal) towards MPU + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled |
Address Offset | 0x0000 00BC | ||
Physical Address | 0x4AE0 73BC | Instance | L3INIT_PRM |
Description | This register contains dedicated PCIESS2 context statuses. [warm reset insensitive] | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | LOSTMEM_L3INIT_BANK1 | RESERVED | LOSTCONTEXT_DFF |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:9 | RESERVED | R | 0x0 | |
8 | LOSTMEM_L3INIT_BANK1 | Specify if memory-based context in PCIESS1_BANK memory bank has been lost due to a previous power transition or other reset source. | RW | 0x1 |
0x0: Context has been maintained | ||||
0x1: Context has been lost | ||||
7:1 | RESERVED | R | 0x0 | |
0 | LOSTCONTEXT_DFF | Specify if DFF-based context has been lost due to a previous power transition or other reset source. (set upon assertion of L3INIT_RST signal) | RW | 0x1 |
0x0: Context has been maintained | ||||
0x1: Context has been lost |
Address Offset | 0x0000 00D4 | ||
Physical Address | 0x4AE0 73D4 | Instance | L3INIT_PRM |
Description | This register contains dedicated GMAC context statuses. [warm reset insensitive] | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | LOSTMEM_GMAC_BANK | RESERVED | LOSTCONTEXT_DFF |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:9 | RESERVED | R | 0x0 | |
8 | LOSTMEM_GMAC_BANK | Specify if memory-based context in GMAC_BANK memory bank has been lost due to a previous power transition or other reset source. | RW | 0x1 |
0x0: Context has been maintained | ||||
0x1: Context has been lost | ||||
7:1 | RESERVED | R | 0x0 | |
0 | LOSTCONTEXT_DFF | Specify if DFF-based context has been lost due to a previous power transition or other reset source. (set upon assertion of L3INIT_RST signal) | RW | 0x1 |
0x0: Context has been maintained | ||||
0x1: Context has been lost |
Address Offset | 0x0000 00E4 | ||
Physical Address | 0x4AE0 73E4 | Instance | L3INIT_PRM |
Description | This register contains dedicated OCP2SCP1 context statuses. [warm reset insensitive] | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | LOSTCONTEXT_DFF |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:1 | RESERVED | R | 0x0 | |
0 | LOSTCONTEXT_DFF | Specify if DFF-based context has been lost due to a previous power transition or other reset source. (set upon assertion of L3INIT_RST signal) | RW | 0x1 |
0x0: Context has been maintained | ||||
0x1: Context has been lost |
Address Offset | 0x0000 00EC | ||
Physical Address | 0x4AE0 73EC | Instance | L3INIT_PRM |
Description | This register contains dedicated OCP2SCP3 context statuses. [warm reset insensitive] | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | LOSTCONTEXT_DFF |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:1 | RESERVED | R | 0x0 | |
0 | LOSTCONTEXT_DFF | Specify if DFF-based context has been lost due to a previous power transition or other reset source. (set upon assertion of L3INIT_RST signal) | RW | 0x1 |
0x0: Context has been maintained | ||||
0x1: Context has been lost |
Address Offset | 0x0000 00F0 | ||
Physical Address | 0x4AE0 73F0 | Instance | L3INIT_PRM |
Description | This register controls wakeup dependency based on USB_OTG_SS1 service requests. | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | WKUPDEP_USB_OTG_SS1_EVE4 | WKUPDEP_USB_OTG_SS1_EVE3 | WKUPDEP_USB_OTG_SS1_EVE2 | WKUPDEP_USB_OTG_SS1_EVE1 | WKUPDEP_USB_OTG_SS1_DSP2 | WKUPDEP_USB_OTG_SS1_IPU1 | RESERVED | WKUPDEP_USB_OTG_SS1_DSP1 | WKUPDEP_USB_OTG_SS1_IPU2 | WKUPDEP_USB_OTG_SS1_MPU |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:10 | RESERVED | R | 0x0 | |
9 | WKUPDEP_USB_OTG_SS1_EVE4 | Wakeup dependency from USB1 module (SWakeup signal) towards EVE4 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
8 | WKUPDEP_USB_OTG_SS1_EVE3 | Wakeup dependency from USB1 module (SWakeup signal) towards EVE3 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
7 | WKUPDEP_USB_OTG_SS1_EVE2 | Wakeup dependency from USB1 module (SWakeup signal) towards EVE2 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
6 | WKUPDEP_USB_OTG_SS1_EVE1 | Wakeup dependency from USB1 module (SWakeup signal) towards EVE1 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
5 | WKUPDEP_USB_OTG_SS1_DSP2 | Wakeup dependency from USB1 module (SWakeup signal) towards DSP2 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
4 | WKUPDEP_USB_OTG_SS1_IPU1 | Wakeup dependency from USB1 module (SWakeup signal) towards IPU1 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
3 | RESERVED | R | 0x0 | |
2 | WKUPDEP_USB_OTG_SS1_DSP1 | Wakeup dependency from USB1 module (SWakeup signal) towards DSP + L3MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
1 | WKUPDEP_USB_OTG_SS1_IPU2 | Wakeup dependency from USB1 module (SWakeup signal) towards IPU2 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
0 | WKUPDEP_USB_OTG_SS1_MPU | Wakeup dependency from USB1 module (SWakeup signal) towards MPU + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled |
Address Offset | 0x0000 00F4 | ||
Physical Address | 0x4AE0 73F4 | Instance | L3INIT_PRM |
Description | This register contains dedicated USB_OTG_SS1 context statuses. [warm reset insensitive] | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | LOSTMEM_L3INIT_BANK1 | RESERVED | LOSTCONTEXT_RFF | RESERVED |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:9 | RESERVED | R | 0x0 | |
8 | LOSTMEM_L3INIT_BANK1 | Specify if memory-based context in L3INIT_BANK1 memory bank has been lost due to a previous power transition or other reset source. | RW | 0x1 |
0x0: Context has been maintained | ||||
0x1: Context has been lost | ||||
7:2 | RESERVED | R | 0x0 | |
1 | LOSTCONTEXT_RFF | Specify if RFF-based context has been lost due to a previous power transition or other reset source. (set upon assertion of L3INIT_RET_RST signal) | RW | 0x1 |
0x0: Context has been maintained | ||||
0x1: Context has been lost | ||||
0 | RESERVED | R | 0x0 |