SPRUI33H November 2015 – June 2024 TMS320F280040-Q1 , TMS320F280040C-Q1 , TMS320F280041 , TMS320F280041-Q1 , TMS320F280041C , TMS320F280041C-Q1 , TMS320F280045 , TMS320F280048-Q1 , TMS320F280048C-Q1 , TMS320F280049 , TMS320F280049-Q1 , TMS320F280049C , TMS320F280049C-Q1
Table 3-7 shows the clock connections sorted by the clock domain and Table 3-8 shows the clock connections sorted by the module name.
Clock Domain | Module Name |
---|---|
CPUCLK | CPU |
FPU | |
TMU | |
VCU | |
Flash | |
M0 - M1 RAMs | |
Boot ROM | |
SYSCLK | ePIE |
LS0 - LS7 RAMs | |
GS0 - GS3 RAMs | |
GPIO Input Sync and Qual | |
CLA Message RAMs | |
DCSM | |
PLLSYSCLK | NMIWD |
PERx.SYSCLK | CLA |
Timer0 - 2 | |
DMA | |
ePWM1 - 8 | |
eCAP1 - 7 | |
eQEP1 - 2 | |
SDFM1 - 4 | |
ADCA - C | |
CMPSS1 - 7 | |
DACA - B | |
PGA1 - 7 | |
I2CA | |
PMBUSA | |
LINA | |
PERx.LSPCLK | SCIA - B |
SPIA - B | |
CAN Bit Clock | CANA - B |
WDCLK (INTOSC1) | Watchdog Timer |
Module Name | Clock Domain |
---|---|
ADCA - C | PERx.SYSCLK |
Boot ROM | CPUCLK |
CANA - B | CAN Bit Clock |
CLA | PERx.SYSCLK |
CLA Message RAMs | SYSCLK |
CMPSS1 - 7 | PERx.SYSCLK |
CPU | CPUCLK |
CPU Timers | PERx.SYSCLK |
DACA - B | PERx.SYSCLK |
DCSM | SYSCLK |
DMA | PERx.SYSCLK |
eCAP1 - 7 | PERx.SYSCLK |
ePIE | SYSCLK |
ePWM1 - 8 | PERx.SYSCLK |
eQEP1 - 2 | PERx.SYSCLK |
Flash | CPUCLK |
FPU | CPUCLK |
GPIO Input Sync and Qual | SYSCLK |
GS0 - GS3 RAMs | SYSCLK |
I2CA | PERx.SYSCLK |
LINA | PERx.SYSCLK |
LS0 - LS7 RAMs | SYSCLK |
M0 - M1 RAMs | CPUCLK |
NMIWD | PLLSYSCLK |
PGA1 - 7 | PERx.SYSCLK |
PMBUSA | PERx.SYSCLK |
SCIA - B | PERx.LSPCLK |
SDFM1 - 4 | PERx.SYSCLK |
SPIA - B | PERx.LSPCLK |
TMU | CPUCLK |
VCU | CPUCLK |
Watchdog Timer | WDCLK (INTOSC1) |