SPRUIL1D May 2019 – December 2024 DRA829J , DRA829J-Q1 , DRA829V , DRA829V-Q1 , TDA4VM , TDA4VM-Q1
Figure 12-542 shows the DSI interface signals.
Table 12-531 describes the DSI I/O signals.
Device Level Signal | I/O(1) | Description |
---|---|---|
DSI_TXN0 | I/O | External differential I/O Lane 0 |
DSI_TXP0 | I/O | |
DSI_TXN1 | O | External differential output Lane 1 |
DSI_TXP1 | O | |
DSI_TXN2 | O | External differential output Lane 2 |
DSI_TXP2 | O | |
DSI_TXN3 | O | External differential output Lane 3 |
DSI_TXP3 | O | |
DSI_TXCLKN | O | External differential clock Lane |
DSI_TXCLKP | O | |
DSI_TXRCALIB | A | Pin for external calibration resistor |
DSI_ATB_0_H | I/O | Analog test bus |
DSI_ATB_1_H | I/O |
For more information about device level signals, see tables Pin Attributes and Pin Multiplexing in the device-specific Data Manual.