SPRUIL1D May 2019 – December 2024 DRA829J , DRA829J-Q1 , DRA829V , DRA829V-Q1 , TDA4VM , TDA4VM-Q1
Table 3-7 through Table 3-9 summarize the integration of CBASS0 in device MAIN domain.
Module Instance | Attributes | |||
Power Sleep Controller | Power Domain | Module Domain | ||
CBASS0 | PSC0 | PD0 | LPSC0 | |
INFRA_CBASS0 | PSC0 | PD0 | LPSC2 | |
CBASS_FW0 | PSC0 | PD0 | LPSC0 |
Clocks | |||
Module Instance | Source Clock Signal | Source | Description |
CBASS0 INFRA_CBASS0 | MAIN_SYSCLK0 | PLLCTRL0 | CBASS0 and INFRA_CBASS0 clocks |
MAIN_SYSCLK0/2 | PLLCTRL0 | ||
MAIN_SYSCLK0/4 | PLLCTRL0 | ||
CBASS_FW0 | MAIN_SYSCLK0 or MAIN_SYSCLK0/2 | PLLCTRL0 | Clocks for all CBASS0 firewalls |
Resets | |||
Module Instance | Source Reset Signal | Source | Description |
CBASS0 | MOD_G_RST | LPSC0 | CBASS0 reset |
INFRA_CBASS0 | MOD_G_RST | LPSC2 | INFRA_CBASS0 reset |
CBASS_FW0 | MOD_G_RST | LPSC0 | Reset for all CBASS0 firewalls |
Interrupt Requests | |||||
Module Instance | Module Interrupt Signal | Destination Interrupt Input | Destination | Description | Type |
CBASS_CSI0 | DEFAULT_ERR_INTR | GIC500_SPI_IN_793 | GIC500 | CBASS_CSI0 null endpoint error interrupt | Level |
WKUP_DMSC0_INTR_IN_37 | WKUP_DMSC0 | ||||
MAIN2MCU_LVL_INTRTR0_IN_156 | MAIN2MCU_LVL_INTRTR0 | ||||
CBASS_HC0 | DEFAULT_ERR_INTR | GIC500_SPI_IN_793 | GIC500 | CBASS_HC0 null endpoint error interrupt | Level |
WKUP_DMSC0_INTR_IN_37 | WKUP_DMSC0 | ||||
MAIN2MCU_LVL_INTRTR0_IN_156 | MAIN2MCU_LVL_INTRTR0 | ||||
CBASS_HC_CFG0 | DEFAULT_ERR_INTR | GIC500_SPI_IN_793 | GIC500 | CBASS_HC_CFG0 null endpoint error interrupt | Level |
WKUP_DMSC0_INTR_IN_37 | WKUP_DMSC0 | ||||
MAIN2MCU_LVL_INTRTR0_IN_156 | MAIN2MCU_LVL_INTRTR0 | ||||
CBASS_HC2_0 | DEFAULT_ERR_INTR | GIC500_SPI_IN_793 | GIC500 | CBASS_HC2_0 null endpoint error interrupt | Level |
WKUP_DMSC0_INTR_IN_37 | WKUP_DMSC0 | ||||
MAIN2MCU_LVL_INTRTR0_IN_156 | MAIN2MCU_LVL_INTRTR0 | ||||
CBASS_IPPHY0 | DEFAULT_ERR_INTR | GIC500_SPI_IN_793 | GIC500 | CBASS_IPPHY0 null endpoint error interrupt | Level |
WKUP_DMSC0_INTR_IN_37 | WKUP_DMSC0 | ||||
MAIN2MCU_LVL_INTRTR0_IN_156 | MAIN2MCU_LVL_INTRTR0 | ||||
CBASS_MCASP_G0_0 | DEFAULT_ERR_INTR | GIC500_SPI_IN_793 | GIC500 | CBASS_MCASP_G0_0 null endpoint error interrupt | Level |
WKUP_DMSC0_INTR_IN_37 | WKUP_DMSC0 | ||||
MAIN2MCU_LVL_INTRTR0_IN_156 | MAIN2MCU_LVL_INTRTR0 | ||||
CBASS_MCASP_G1_0 | DEFAULT_ERR_INTR | GIC500_SPI_IN_793 | GIC500 | CBASS_MCASP_G1_0 null endpoint error interrupt | Level |
WKUP_DMSC0_INTR_IN_37 | WKUP_DMSC0 | ||||
MAIN2MCU_LVL_INTRTR0_IN_156 | MAIN2MCU_LVL_INTRTR0 | ||||
CBASS_RC0 | DEFAULT_ERR_INTR | GIC500_SPI_IN_793 | GIC500 | CBASS_RC0 null endpoint error interrupt | Level |
WKUP_DMSC0_INTR_IN_37 | WKUP_DMSC0 | ||||
MAIN2MCU_LVL_INTRTR0_IN_156 | MAIN2MCU_LVL_INTRTR0 | ||||
CBASS_RC_CFG0 | DEFAULT_ERR_INTR | GIC500_SPI_IN_793 | GIC500 | CBASS_RC_CFG0 null endpoint error interrupt | Level |
WKUP_DMSC0_INTR_IN_37 | WKUP_DMSC0 | ||||
MAIN2MCU_LVL_INTRTR0_IN_156 | MAIN2MCU_LVL_INTRTR0 | ||||
CBASS_FW0 | DEFAULT_ERR_INTR | GIC500_SPI_IN_953 | GIC500 | MAIN FW CBASS null endpoint error interrupt | Level |
WKUP_DMSC0_INTR_IN_3 | WKUP_DMSC0 | ||||
R5FSS0_INTRTR0_IN_154 | R5FSS0_INTRTR0 | ||||
R5FSS1_INTRTR0_IN_154 | R5FSS1_INTRTR0 | ||||
MCU_R5FSS0_CORE0_INTR_IN_156 | MCU_R5FSS0_CORE0 | ||||
MCU_R5FSS0_CORE1_INTR_IN_156 | MCU_R5FSS0_CORE1 | ||||
INFRA_CBASS0 | CBASS_INFRA0_DEFAULT_ERR_INTR_0 | GIC500_SPI_IN_791 | GIC500 | MAIN INFRA CBASS null endpoint error interrupt | Level |
WKUP_DMSC0_INTR_IN_37 | WKUP_DMSC0 | ||||
R5FSS0_INTRTR0_IN_324 | R5FSS0_INTRTR0 | ||||
R5FSS1_INTRTR0_IN_324 | R5FSS1_INTRTR0 | ||||
MAIN2MCU_LVL_INTRTR0_IN_167 | MAIN2MCU_LVL_INTRTR0 | ||||
DMA Events | |||||
Module Instance | Module DMA Event | Destination DMA Event Input | Destination | Description | Type |
CBASS0 | - | - | - | - | - |
For more information on the power, reset and clock management, see the corresponding sections within Chapter 5, Device Configuration.
For more information on the device interrupt controllers, see Section 9.2, Interrupt Controllers.