SPRUIL1D May 2019 – December 2024 DRA829J , DRA829J-Q1 , DRA829V , DRA829V-Q1 , TDA4VM , TDA4VM-Q1
Each A72SS has its own power domain, see Table 5-61. Each (PD_A72_Cluster_i) of these power domains can be transitioned independently. See Figure 5-23 for the power states of the A72SS.
If at least one ARMi_COREn is ON, the respective CC_ARMSS power domain has to be ON. The sequencing shall ensure that all cores except Core 0 are powered down (in ARMi_COREn_ISO or ARMi_COREn_OFF state) and CORE 0 is in ARMi_CORE0_RESET state before respective CC_ARMSS domain can be powered down.
For more information about the Arm A72 cluster transitions among the power states, see Power Management Section in Arm® Cortex®-A72 MPCore Processor Technical Reference Manual, available at http://infocenter.arm.com/help/index.jsp.