SPRUIL1D May 2019 – December 2024 DRA829J , DRA829J-Q1 , DRA829V , DRA829V-Q1 , TDA4VM , TDA4VM-Q1
The goal of the basic high-level programming model is to introduce a top-down approach to users that need to configure the GPMC module.
Figure 5-23 and Table 12-345 through Table 12-346 show a programming model top-level diagram for the GPMC, and a description of each step. Each block of the diagram is described in one of the following sections through a set of registers to configure.
Step | Description |
---|---|
NOR Memory Type | See Table 12-347. |
NOR Chip-Select Configuration | See Table 12-348. |
NOR Timings Configuration | See Table 12-349. |
WAIT Pin Configuration | See Table 12-357. |
Enable Chip-Select | See Table 12-358. |
Step | Description |
---|---|
NAND Memory Type | See Table 12-352. |
NAND Chip-Select Configuration | See Table 12-353. |
Write Operations (Asynchronous) | See Table 12-354. |
Read Operations (Asynchronous) | See Table 12-354. |
ECC Engine | See Table 12-355. |
Prefetch and Write-Posting Engine | See Table 12-356. |
WAIT Pin Configuration | See Table 12-357. |
Enable Chip-Select | See Table 12-358. |