SPRUIL1D May 2019 – December 2024 DRA829J , DRA829J-Q1 , DRA829V , DRA829V-Q1 , TDA4VM , TDA4VM-Q1
There are MCASP modules integrated in the device MAIN domain - . Figure 1-1 shows the integration of MCASP[0-].
Table 12-493 through Table 12-495 summarize the integration of MCASP[0-] in the device MAIN domain.
Module Instance | Attributes | |||
Power Sleep Controller | Power Domain | Module Domain | Interconnect | |
MCASP0 | PSC0 | PD0 | LPSC3 | CBASS0 |
MCASP1 | PSC0 | PD0 | LPSC3 | CBASS0 |
MCASP2 | PSC0 | PD0 | LPSC3 | CBASS0 |
Clocks | ||||
Module Instance | Module Clock Input | Source Clock Signal | Source | Description |
MCASPi | MCASPi_ICLK | MAIN_SYSCLK0/2 | PLLCTRL0 | MCASPi interface clock |
MCASPi_AUX_CLK | MAIN_PLL4_HSDIV0_CLKOUT | PLL4 | MCASPi functional clock (Master Mode). Output of multiplexer, see MCASP Integration.(1) | |
MAIN_PLL2_HSDIV2_CLKOUT | PLL2 | |||
ATCLK0 | ATL | |||
ATCLK1 | ATL | |||
ATCLK2 | ATL | |||
ATCLK3 | ATL | |||
Resets | ||||
Module Instance | Module Reset Input | Source Reset Signal | Source | Description |
MCASPi | MCASPi_RST | MOD_G_RST | LPSC3 | MCASPi reset |
Interrupt Requests | |||||
Module Instance | Module Interrupt Signal | Destination Interrupt Input | Destination | Description | Type |
MCASP0 | MCASP0_REC_INTR_PEND_0 | GIC500_SPI_IN_577 | COMPUTE_CLUSTER0 | MCASP0 receive interrupt request | Level |
MAIN2MCU_LVL_INTRTR0_IN_177 | MAIN2MCU_LVL_INTRTR0 | ||||
R5FSS0_CORE0_INTR_IN_133 | R5FSS0_CORE0 | ||||
R5FSS0_CORE1_INTR_IN_133 | R5FSS0_CORE1 | ||||
MCASP0_XMIT_INTR_PEND_0 | GIC500_SPI_IN_576 | COMPUTE_CLUSTER0 | MCASP0 transmit interrupt request | Level | |
MAIN2MCU_LVL_INTRTR0_IN_176 | MAIN2MCU_LVL_INTRTR0 | ||||
R5FSS0_CORE0_INTR_IN_132 | R5FSS0_CORE0 | ||||
R5FSS0_CORE1_INTR_IN_132 | R5FSS0_CORE1 | ||||
MCASP1 | MCASP1_REC_INTR_PEND_0 | GIC500_SPI_IN_579 | COMPUTE_CLUSTER0 | MCASP1 receive interrupt request | Level |
MAIN2MCU_LVL_INTRTR0_IN_179 | MAIN2MCU_LVL_INTRTR0 | ||||
R5FSS0_CORE0_INTR_IN_135 | R5FSS0_CORE0 | ||||
R5FSS0_CORE1_INTR_IN_135 | R5FSS0_CORE1 | ||||
MCASP1_XMIT_INTR_PEND_0 | GIC500_SPI_IN_578 | COMPUTE_CLUSTER0 | MCASP1 transmit interrupt request | Level | |
MAIN2MCU_LVL_INTRTR0_IN_178 | MAIN2MCU_LVL_INTRTR0 | ||||
R5FSS0_CORE0_INTR_IN_134 | R5FSS0_CORE0 | ||||
R5FSS0_CORE1_INTR_IN_134 | R5FSS0_CORE1 | ||||
MCASP2 | MCASP2_REC_INTR_PEND_0 | GIC500_SPI_IN_581 | COMPUTE_CLUSTER0 | MCASP2 receive interrupt request | Level |
R5FSS0_CORE0_INTR_IN_277 | R5FSS0_CORE0 | ||||
R5FSS0_CORE1_INTR_IN_277 | R5FSS0_CORE1 | ||||
MAIN2MCU_LVL_INTRTR0_IN_181 | MAIN2MCU_LVL_INTRTR0 | ||||
MCASP2_XMIT_INTR_PEND_0 | GIC500_SPI_IN_580 | COMPUTE_CLUSTER0 | MCASP2 transmit interrupt request | Level | |
R5FSS0_CORE0_INTR_IN_276 | R5FSS0_CORE0 | ||||
R5FSS0_CORE1_INTR_IN_276 | R5FSS0_CORE1 | ||||
MAIN2MCU_LVL_INTRTR0_IN_180 | MAIN2MCU_LVL_INTRTR0 | ||||
DMA Events | |||||
Module Instance | Module DMA Event | Destination DMA Event Input | Destination | Description | Type |
MCASP0 | MCASP0_REC_DMA_EVT | MCASP0_RX0 | PDMA0_MCASP_G0 | MCASP0 receive request line | Pulse |
MCASP0_XMIT_DMA_EVT | MCASP0_TX0 | PDMA0_MCASP_G0 | MCASP0 transmit request line | Pulse | |
MCASP1 | MCASP1_REC_DMA_EVT | MCASP1_RX0 | PDMA0_MCASP_G0 | MCASP1 receive request line | Pulse |
MCASP1_XMIT_DMA_EVT | MCASP1_TX0 | PDMA0_MCASP_G0 | MCASP1 transmit request line | Pulse | |
MCASP2 | MCASP2_REC_DMA_EVT | MCASP2_RX0 | PDMA0_MCASP_G0 | MCASP2 receive request line | Pulse |
MCASP2_XMIT_DMA_EVT | MCASP2_TX0 | PDMA0_MCASP_G0 | MCASP2 transmit request line | Pulse |