SPRUIL1D May 2019 – December 2024 DRA829J , DRA829J-Q1 , DRA829V , DRA829V-Q1 , TDA4VM , TDA4VM-Q1
The DOF engine uses the HWA0 node schedulers in the DMPAC HTS.
The scheduler implements 5 consumer sockets:
Some of these consumer sockets will be disabled during different data processing flows. For example, in case of dense processing, the socket #5 would be disabled, as there would be no sparse map read.
The scheduler implements 1 producer socket:
Before the start of the optical flow processing, the first 71 image lines of reference frame must be aggregated to start the processing of the first paxel row and this progressively increases to 142 image lines in steady state. Similarly, for the current frame, 9 image lines mus be aggregated before the start of the processing of the first paxel row and then progressively increases to 15 lines in steady state. To enable this, the reference frame and current frame read DMA producer scheduler implements transaction aggregator to aggregate enough number of image lines to start the optical flow operation.