SPRUIL1D May 2019 – December 2024 DRA829J , DRA829J-Q1 , DRA829V , DRA829V-Q1 , TDA4VM , TDA4VM-Q1
This section describes the hardware configuration of VirtSS.
Table 8-26 shows the global VirtSS settings that are enabled.
Parameter | Setting | Description |
---|---|---|
data_wdth | 256 | Data bus width in bits. |
fault_addr | 0x0000310cf000 | Fault address location to send faulting transactions, so that they route to a known location to return errors. |
pat_small_start | 0x004800000000 | Base address for the first small PAT. |
pat_large_start | 0x004900000000 | Base address for the first large PAT. |
num_ext_dtis | 4 | Number of external DTI ports. |
tbu_burst_size | 256 | Max burst size for TBU input transactions for AXI bridge sizing. |
tbu_id_width | 4 | Width in bits for TBU AXI ID pins based on toggling orderid range for AXI bridge sizing. |
tbu_buffers | enabled | TBU Buffers for transaction offload are enabled. |
safe | enabled | Safety is enabled. |