SPRUIL1D May 2019 – December 2024 DRA829J , DRA829J-Q1 , DRA829V , DRA829V-Q1 , TDA4VM , TDA4VM-Q1
Table 11-32 shows the mapping of timesync event sources to TIMESYNC_INTRTR0 event inputs.
Module Event Input | Event ID | Event Source |
---|---|---|
TIMESYNC_INTRTR0_IN_1 | 1 | GTC0_GTC_PUSH_EVENT_0 |
TIMESYNC_INTRTR0_IN_2 | 2 | TIMER14_TIMER_PWM_0 |
TIMESYNC_INTRTR0_IN_3 | 3 | TIMER15_TIMER_PWM_0 |
TIMESYNC_INTRTR0_IN_4 | 4 | NAVSS0_CPTS0_GENF0_0 |
TIMESYNC_INTRTR0_IN_5 | 5 | NAVSS0_CPTS0_GENF1_0 |
TIMESYNC_INTRTR0_IN_6 | 6 | NAVSS0_CPTS0_GENF2_0 |
TIMESYNC_INTRTR0_IN_7 | 7 | NAVSS0_CPTS0_GENF3_0 |
TIMESYNC_INTRTR0_IN_8 | 8 | NAVSS0_CPTS0_GENF4_0 |
TIMESYNC_INTRTR0_IN_9 | 9 | NAVSS0_CPTS0_GENF5_0 |
TIMESYNC_INTRTR0_IN_10 | 10 | PCIE0_PCIE_CPTS_GENF0_0 |
TIMESYNC_INTRTR0_IN_11 | 11 | PCIE1_PCIE_CPTS_GENF0_0 |
TIMESYNC_INTRTR0_IN_12 | 12 | PCIE2_PCIE_CPTS_GENF0_0 |
TIMESYNC_INTRTR0_IN_13 | 13 | PCIE3_PCIE_CPTS_GENF0_0 |
TIMESYNC_INTRTR0_IN_14 | 14 | CPSW0_CPTS_GENF0_0 |
TIMESYNC_INTRTR0_IN_15 | 15 | CPSW0_CPTS_GENF1_0 |
TIMESYNC_INTRTR0_IN_16 | 16 | MCU_CPSW0_CPTS_GENF0_0 |
TIMESYNC_INTRTR0_IN_17 | 17 | MCU_CPSW0_CPTS_GENF1_0 |
TIMESYNC_INTRTR0_IN_20 | 20 | PCIE0_PCIE_CPTS_HW1_PUSH_0 |
TIMESYNC_INTRTR0_IN_21 | 21 | PCIE1_PCIE_CPTS_HW1_PUSH_0 |
TIMESYNC_INTRTR0_IN_22 | 22 | PCIE2_PCIE_CPTS_HW1_PUSH_0 |
TIMESYNC_INTRTR0_IN_23 | 23 | PCIE3_PCIE_CPTS_HW1_PUSH_0 |
TIMESYNC_INTRTR0_IN_24 | 24 | PRU_ICSSG0_PR1_EDC0_SYNC0_OUT_0 |
TIMESYNC_INTRTR0_IN_25 | 25 | PRU_ICSSG0_PR1_EDC0_SYNC1_OUT_0 |
TIMESYNC_INTRTR0_IN_26 | 26 | PRU_ICSSG0_PR1_EDC1_SYNC0_OUT_0 |
TIMESYNC_INTRTR0_IN_27 | 27 | PRU_ICSSG0_PR1_EDC1_SYNC1_OUT_0 |
TIMESYNC_INTRTR0_IN_28 | 28 | PRU_ICSSG1_PR1_EDC0_SYNC0_OUT_0 |
TIMESYNC_INTRTR0_IN_29 | 29 | PRU_ICSSG1_PR1_EDC0_SYNC1_OUT_0 |
TIMESYNC_INTRTR0_IN_30 | 30 | PRU_ICSSG1_PR1_EDC1_SYNC0_OUT_0 |
TIMESYNC_INTRTR0_IN_31 | 31 | PRU_ICSSG1_PR1_EDC1_SYNC1_OUT_0 |
TIMESYNC_INTRTR0_IN_32 | 32 | PCIE0_PCIE_CPTS_SYNC_0 |
TIMESYNC_INTRTR0_IN_33 | 33 | PCIE1_PCIE_CPTS_SYNC_0 |
TIMESYNC_INTRTR0_IN_34 | 34 | PCIE2_PCIE_CPTS_SYNC_0 |
TIMESYNC_INTRTR0_IN_35 | 35 | PCIE3_PCIE_CPTS_SYNC_0 |
TIMESYNC_INTRTR0_IN_36 | 36 | NAVSS0_CPTS0_SYNC_0 |
TIMESYNC_INTRTR0_IN_37 | 37 | CPSW0_CPTS_SYNC_0 |
TIMESYNC_INTRTR0_IN_38 | 38 | MCU_CPSW0_CPTS_SYNC_0 |
TIMESYNC_INTRTR0_IN_40 | 40 | TIMER16_TIMER_PWM_0 |
TIMESYNC_INTRTR0_IN_41 | 41 | TIMER17_TIMER_PWM_0 |
TIMESYNC_INTRTR0_IN_42 | 42 | TIMER18_TIMER_PWM_0 |
TIMESYNC_INTRTR0_IN_43 | 43 | TIMER19_TIMER_PWM_0 |
TIMESYNC_INTRTR0_IN_44 | 44 | PINFUNCTION_CPTS0_HW1TSPUSHIN_CPTS0_HW1TSPUSH_0 |
TIMESYNC_INTRTR0_IN_45 | 45 | PINFUNCTION_CPTS0_HW2TSPUSHIN_CPTS0_HW2TSPUSH_0 |
TIMESYNC_INTRTR0_IN_46 | 46 | PINFUNCTION_MCU_CPTS0_HW1TSPUSHIN_MCU_CPTS0_HW1TSPUSH_0 |
TIMESYNC_INTRTR0_IN_47 | 47 | PINFUNCTION_MCU_CPTS0_HW2TSPUSHIN_MCU_CPTS0_HW2TSPUSH_0 |
TIMESYNC_INTRTR0_IN_48 | 48 | PINFUNCTION_PRG0_IEP0_EDC_LATCH_IN0IN_PRG0_IEP0_EDC_LATCH_IN0_0 |
TIMESYNC_INTRTR0_IN_49 | 49 | PINFUNCTION_PRG0_IEP0_EDC_LATCH_IN1IN_PRG0_IEP0_EDC_LATCH_IN1_0 |
TIMESYNC_INTRTR0_IN_50 | 50 | PINFUNCTION_PRG0_IEP1_EDC_LATCH_IN0IN_PRG0_IEP1_EDC_LATCH_IN0_0 |
TIMESYNC_INTRTR0_IN_51 | 51 | PINFUNCTION_PRG0_IEP1_EDC_LATCH_IN1IN_PRG0_IEP1_EDC_LATCH_IN1_0 |
TIMESYNC_INTRTR0_IN_52 | 52 | PINFUNCTION_PRG1_IEP0_EDC_LATCH_IN0IN_PRG1_IEP0_EDC_LATCH_IN0_0 |
TIMESYNC_INTRTR0_IN_53 | 53 | PINFUNCTION_PRG1_IEP0_EDC_LATCH_IN1IN_PRG1_IEP0_EDC_LATCH_IN1_0 |
TIMESYNC_INTRTR0_IN_54 | 54 | PINFUNCTION_PRG1_IEP1_EDC_LATCH_IN0IN_PRG1_IEP1_EDC_LATCH_IN0_0 |
TIMESYNC_INTRTR0_IN_55 | 55 | PINFUNCTION_PRG1_IEP1_EDC_LATCH_IN1IN_PRG1_IEP1_EDC_LATCH_IN1_0 |