SPRUIL1D May 2019 – December 2024 DRA829J , DRA829J-Q1 , DRA829V , DRA829V-Q1 , TDA4VM , TDA4VM-Q1
There is one CSI_TX_IF module integrated in the device MAIN domain. Figure 12-1162 shows the integration of CSI_TX_IF module.
Table 12-1536 through Table 12-1538 summarize the integration of CSI_TX_IF in the device MAIN domain.
Module Instance | Attributes | |||
Power Sleep Controller | Power Domain | Module Domain | Interconnect | |
CSI_TX_IF0 | PSC0 | PD2 | LPSC56 | CBASS0 |
Clocks | ||||
Module Instance | Module Clock Input | Source Clock Signal | Source | Description |
CSI_TX_IF0 | CSI_TX_MAIN_CLK | MAIN_SYSCLK0 | PLLCTRL0 | Main functional(sometimes referred to as pixel clock) clock. |
CSI_TX_VBUS_CLK | MAIN_SYSCLK0 / 2 | PLLCTRL0 | The VBUS clock runs at always half the speed of the CSI_TX_MAIN_CLK. | |
CSI_TX_ESC_CLK | MAIN_PLL1_HSDIV8_CLKOUT | PLL1 | 20 MHz max clock input for low speed data transmission and some control signals. | |
DPHY_TXBYTECLKHS | IP2_PPI_C_TXBYTECLKHS | DPHY_TX0 | The byte clock is the clock supplied by the DPHY_TX. | |
Resets | ||||
Module Instance | Module Reset Input | Source Reset Signal | Source | Description |
CSI_TX_IF0 | CSI_TX_RST | MOD_G_RST | LPSC56 | Asynchronous module global reset, driving all collateral asynchronous resets of the 4 clock domains to the low state. |
Interrupt Requests | |||||
Module Instance | Module Interrupt Signal | Destination Interrupt Input | Destination | Description | Type |
CSI_TX_IF0 | CSI_TX_IF0_CSI_INTERRUPT_0 | GIC500_SPI_IN_180 | COMPUTE_CLUSTER0 | Global interrupt that various re-synchronized sources converge into interrupt generation. | Level |
MAIN2MCU_LVL_INTRTR0_IN_250 | MAIN2MCU_LVL_INTRTR0 | Global interrupt that various re-synchronized sources converge into interrupt generation. | Level | ||
R5FSS0_INTRTR0_IN_267 | R5FSS0_INTRTR0 | Global interrupt that various re-synchronized sources converge into interrupt generation. | Level | ||
R5FSS1_INTRTR0_IN_267 | R5FSS1_INTRTR0 | Global interrupt that various re-synchronized sources converge into interrupt generation. | Level | ||
CSI_TX_IF0_CSI_LEVEL_0 | GIC500_SPI_IN_181 | COMPUTE_CLUSTER0 | Error interrupt that is generated under
the following conditions:
|
Level | |
MAIN2MCU_LVL_INTRTR0_IN_251 | MAIN2MCU_LVL_INTRTR0 | Error interrupt that is generated under
the following conditions:
|
Level | ||
R5FSS0_INTRTR0_IN_268 | R5FSS0_INTRTR0 | Error interrupt that is generated under
the following conditions:
|
Level | ||
R5FSS1_INTRTR0_IN_268 | R5FSS1_INTRTR0 | Error interrupt that is generated under
the following conditions:
|
Level | ||
CSI_TX_IF0_CSI_FATAL_0 | ESM0_LVL_IN_212 | ESM0 | ASF port fatal interrupt. Level sensitive. | Level | |
CSI_TX_IF0_CSI_NONFATAL_0 | ESM0_LVL_IN_213 | ESM0 | ASF port non-fatal interrupt. Level sensitive. | Level | |
CSI_TX_IF0_CDNS_RAM_CORR_LEVEL_0 | ESM0_LVL_IN_214 | ESM0 | Interrupt on internal FIFO RAM | Level | |
CSI_TX_IF0_CDNS_RAM_UNCORR_LEVEL_0 | ESM0_LVL_IN_215 | ESM0 | Interrupt on internal FIFO RAM | Level | |
CSI_TX_IF0_CORR_LEVEL_0 | ESM0_LVL_IN_216 | ESM0 | Interrupt on interface parity | Level | |
CSI_TX_IF0_UNCORR_LEVEL_0 | ESM0_LVL_IN_217 | ESM0 | Interrupt on interface parity | Level |